欢迎访问ic37.com |
会员登录 免费注册
发布采购

IC62C1024AL-70QI 参数 Datasheet PDF下载

IC62C1024AL-70QI图片预览
型号: IC62C1024AL-70QI
PDF下载: 下载PDF文件 查看货源
内容描述: 128K ×8低功耗CMOS SRAM [128K x 8 Low Power CMOS SRAM]
分类和应用: 内存集成电路静态存储器光电二极管
文件页数/大小: 9 页 / 142 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号IC62C1024AL-70QI的Datasheet PDF文件第1页浏览型号IC62C1024AL-70QI的Datasheet PDF文件第2页浏览型号IC62C1024AL-70QI的Datasheet PDF文件第3页浏览型号IC62C1024AL-70QI的Datasheet PDF文件第4页浏览型号IC62C1024AL-70QI的Datasheet PDF文件第5页浏览型号IC62C1024AL-70QI的Datasheet PDF文件第6页浏览型号IC62C1024AL-70QI的Datasheet PDF文件第8页浏览型号IC62C1024AL-70QI的Datasheet PDF文件第9页  
IC62C1024AL  
WRITE CYCLE SWITCHING CHARACTERISTICS(1,3) (Over Operating Range, Standard and Low  
Power)  
-35  
-45  
-55  
-70  
Symbol Parameter  
Min.  
35  
25  
25  
25  
0
Max.  
Min.  
45  
35  
35  
35  
0
Max.  
Min.  
55  
50  
50  
45  
0
Max.  
Min.  
70  
60  
60  
60  
0
Max.  
Unit  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tWC  
Write Cycle Time  
tSCE1  
tSCE2  
tAW  
CE1 to Write End  
CE2 to Write End  
Address Setup Time to Write End  
Address Hold from Write End  
Address Setup Time  
tHA  
tSA  
0
0
0
0
(4)  
tPWE  
tSD  
WE Pulse Width  
25  
20  
0
35  
25  
0
40  
25  
0
50  
30  
0
Data Setup to Write End  
Data Hold from Write End  
WE LOW to High-Z Output  
WE HIGH to Low-Z Output  
tHD  
(2)  
tHZWE  
3
10  
5
15  
5
20  
5
25  
(2)  
tLZWE  
Notes:  
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V  
and output loading specified in Figure 1a.  
2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.  
3. The internal write time is defined by the overlap of CE1 LOW, CE2 HIGH and WE LOW. All signals must be in valid states to  
initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the  
rising or falling edge of the signal that terminates the Write.  
4. Tested with OE HIGH.  
AC WAVEFORMS  
WRITE CYCLE NO. 1 (WE Controlled)(1,2)  
t
WC  
ADDRESS  
CE1  
t
HA  
t
SCE1  
t
SCE2  
CE2  
t
AW  
(4)  
t
PWE  
WE  
DOUT  
DIN  
t
SA  
t
HZWE  
t
LZWE  
HIGH-Z  
DATA UNDEFINED  
t
SD  
t
HD  
DATA-IN VALID  
Integrated Circuit Solution Inc.  
ALSR009-0A 5/7/2002  
7