欢迎访问ic37.com |
会员登录 免费注册
发布采购

IS61SP12836-133B 参数 Datasheet PDF下载

IS61SP12836-133B图片预览
型号: IS61SP12836-133B
PDF下载: 下载PDF文件 查看货源
内容描述: 128K ×36同步流水式静态RAM [128K x 36 SYNCHRONOUS PIPELINED STATIC RAM]
分类和应用:
文件页数/大小: 14 页 / 476 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号IS61SP12836-133B的Datasheet PDF文件第2页浏览型号IS61SP12836-133B的Datasheet PDF文件第3页浏览型号IS61SP12836-133B的Datasheet PDF文件第4页浏览型号IS61SP12836-133B的Datasheet PDF文件第5页浏览型号IS61SP12836-133B的Datasheet PDF文件第6页浏览型号IS61SP12836-133B的Datasheet PDF文件第7页浏览型号IS61SP12836-133B的Datasheet PDF文件第8页浏览型号IS61SP12836-133B的Datasheet PDF文件第9页  
IS61SP12836
128K x 36 SYNCHRONOUS
PIPELINED STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Pentium™ or linear burst sequence control
using MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Common data inputs and data outputs
• JEDEC 100-pin LQFP and
119-pin PBGA package
• Single +3.3V, +10%, –5% power supply
• Power-down snooze mode
DESCRIPTION
The
ICSI
IS61SP12836 is a high-speed, low-power synchro-
nous static RAM designed to provide a burstable, high-perfor-
mance, secondary cache for the i486™, Pentium™, 680X0™,
and PowerPC™ microprocessors. It is organized as 131,072
words by 36 bits, fabricated with
ICSI
's advanced CMOS
technology. The device integrates a 2-bit burst counter, high-
speed SRAM core, and high-drive capability outputs into a
single monolithic circuit. All synchronous inputs pass through
registers controlled by a positive-edge-triggered single clock
input.
Write cycles are internally self-timed and are initiated by the
rising edge of the clock input. Write cycles can be from one to
four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
BW1
controls DQa,
BW2
controls DQb,
BW3
controls DQc,
BW4
controls DQd, conditioned by
BWE
being LOW. A LOW
on
GW
input would cause all bytes to be written.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller) input
pins. Subsequent burst addresses can be generated internally
by the IS61SP12836 and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW. Interleave
burst is achieved when this pin is tied HIGH or left floating.
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access Time
Cycle Time
Frenquency
-166
3.5
6
166
-150
3.8
6.7
150
-133
4
7.5
133
-117
4
8.5
117
-5
5
10
100
Units
ns
ns
MHz
ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors
which may appear in this publication. © Copyright 2000, Integrated Circuit Solution Inc.
Integrated Circuit Solution Inc.
SSR012-0B
1