Register Description
1:
Watchdog Timer
The expiration of the watchdog timer generates a reset pulse.
The watchdog timer will be reset and restarted, when two specific bit
combinations are written in the ADF1 register within the time period of 128 ms
(see also ADF1 register description).
After a reset pulse generated by the ISAC-S and the corresponding interrupt
(WOV, SAW or CISQ) the actual reset source can be read from the ISTA and
EXIR register.
BAC
Bus Access Control
Only valid if the TIC-bus feature is enabled (MODE:DIM2-0).
If this bit is set, the ISAC-S will try to access the TIC-bus to occupy the C/I channel
even if no D channel frame has to be transmitted. It should be reset when the access
has been completed to grant a similar access to other devices transmitting in that IOM
channel.
Note:
CODX
TCX
ECX
Access is always granted by default to the ISAC-S/ICC with TIC bus address (TBA2-
0, STCR register) "7", which is the lowest priority in a bus configuration.
C/I Code Transmit
Code to be transmitted in the C/I channel
(refer to chapter 3.3.2).
T-Channel Transmit
Output on IOM in T channel.
E-Channel Transmit
Output on IOM in E channel.
4.2.4
MONITOR Receive Register
7
MOR
Read
Address 32
H
0
Contains the MONITOR data received according to the MONITOR channel protocol
(E bit = 0).
4.2.5
MONITOR Transmit Register
7
MOX
Write
Address 32
H
0
The byte written into MOX is transmitted once in the MONITOR channel.
Semiconductor Group
222