欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM188ES-33VCW 参数 Datasheet PDF下载

AM188ES-33VCW图片预览
型号: AM188ES-33VCW
PDF下载: 下载PDF文件 查看货源
内容描述: 8位/ 16位微控制器 [8-Bit/16-Bit Microcontrollers]
分类和应用: 微控制器
文件页数/大小: 154 页 / 1714 K
品牌: INNOVASIC [ INNOVASIC, INC ]
 浏览型号AM188ES-33VCW的Datasheet PDF文件第27页浏览型号AM188ES-33VCW的Datasheet PDF文件第28页浏览型号AM188ES-33VCW的Datasheet PDF文件第29页浏览型号AM188ES-33VCW的Datasheet PDF文件第30页浏览型号AM188ES-33VCW的Datasheet PDF文件第32页浏览型号AM188ES-33VCW的Datasheet PDF文件第33页浏览型号AM188ES-33VCW的Datasheet PDF文件第34页浏览型号AM188ES-33VCW的Datasheet PDF文件第35页  
IA186ES/IA188ES  
Data Sheet  
8-Bit/16-Bit Microcontrollers  
November 15, 2011  
2.2  
Pin Descriptions  
2.2.1 a19/pio9, a18/pio8, a17/pio7, a16a0Address Bus (synchronous outputs with  
tristate)  
These pins are the system’s source of non-multiplexed I/O or memory addresses and occur a half  
clkouta cycle before the multiplexed address/data bus (ad15ad0 for the IA186ES or ao15ao8  
and ad7ad0 for the IA188ES).  
The address bus is tristated during a bus hold or reset.  
2.2.2 ad15ad8 (IA186ES)Address/Data Bus (level-sensitive synchronous inouts with  
tristate)  
These pins are the system’s source of time-multiplexed I/O or memory addresses and data. The  
address function of these pins may be disabled (see bhe_n/aden_n pin description). If the  
address function of these pins is enabled, the address will be present on this bus during t1 of the  
bus cycle and data will be present during t2, t3, and t4 of the same bus cycle.  
If whb_n is not active, these pins are tristated during t2, t3, and t4 of the bus cycle.  
The address/data bus is tristated during a bus hold or reset.  
These pins may be used to load the internal Reset Configuration register (RESCON, offset 0F6h)  
with configuration data during a POR.  
2.2.3 ao15ao8 (IA188ES)Address Bus (level-sensitive synchronous outputs with  
tristate)  
The address bus will contain valid high order address bits during the bus cycle (t1, t2, t3, and t4) if  
the bus is enabled by the AD bit in the Upper and Lower Memory Chip Select registers (UMCS,  
offset 0a0h, and LMCS, offset 0a2h).  
These pins are combined with ad7ad0 to complete the multiplexed address bus and are tristated  
during a bus hold or reset condition.  
2.2.4 ad7ad0Address/Data Bus (level-sensitive synchronous inouts with tristate)  
These pins are the system’s source of time-multiplexed low order byte of the addresses for I/O or  
memory and 8-bit data. The low order address byte will be present on this bus during t1 of the  
bus cycle and the 8-bit data will be present during t2, t3, and t4 of the same bus cycle.  
The address function of these pins may be disabled (see bhe_n/aden_n pin description).  
®
IA211050902-19  
UNCONTROLLED WHEN PRINTED OR COPIED  
http://www.innovasic.com  
Customer Support:  
Page 31 of 154  
1-888-824-4184