欢迎访问ic37.com |
会员登录 免费注册
发布采购

TE28F320C3BA100 参数 Datasheet PDF下载

TE28F320C3BA100图片预览
型号: TE28F320C3BA100
PDF下载: 下载PDF文件 查看货源
内容描述: 高级+引导块闪存( C3 ) [Advanced+ Boot Block Flash Memory (C3)]
分类和应用: 闪存存储内存集成电路光电二极管
文件页数/大小: 68 页 / 1132 K
品牌: INTEL [ INTEL ]
 浏览型号TE28F320C3BA100的Datasheet PDF文件第4页浏览型号TE28F320C3BA100的Datasheet PDF文件第5页浏览型号TE28F320C3BA100的Datasheet PDF文件第6页浏览型号TE28F320C3BA100的Datasheet PDF文件第7页浏览型号TE28F320C3BA100的Datasheet PDF文件第9页浏览型号TE28F320C3BA100的Datasheet PDF文件第10页浏览型号TE28F320C3BA100的Datasheet PDF文件第11页浏览型号TE28F320C3BA100的Datasheet PDF文件第12页  
£
Intel Advanced+ Boot Block Flash Memory (C3)  
2.0  
Device Description  
This section provides an overview of the Intel® Advanced+ Boot Block Flash Memory (C3) device  
features, packaging, signal naming, and device architecture.  
2.1  
Product Overview  
The C3 device provides high-performance asynchronous reads in package-compatible densities  
with a 16 bit data bus. Individually-erasable memory blocks are optimally sized for code and data  
storage. Eight 4 Kword parameter blocks are located in the boot block at either the top or bottom of  
the device’s memory map. The rest of the memory array is grouped into 32 Kword main blocks.  
The device supports read-array mode operations at various I/O voltages (1.8 V and 3 V) and erase  
and program operations at 3 V or 12 V VPP. With the 3 V I/O option, VCC and VPP can be tied  
together for a simple, ultra-low-power design. In addition to I/O voltage flexibility, the dedicated  
VPP input provides complete data protection when VPP VPPLK  
.
The device features a 128-bit protection register enabling security techniques and data protection  
schemes through a combination of factory-programmed and user-programmable OTP data  
registers. Zero-latency locking/unlocking on any memory block provides instant and complete  
protection for critical system code and data. Additional block lock-down capability provides  
hardware protection where software commands alone cannot change the block’s protection status.  
A command User Interface(CUI) serves as the interface between the system processor and internal  
operation of the device. A valid command sequence issued to the CUI initiates device automation.  
An internal Write State Machine (WSM) automatically executes the algorithms and timings  
necessary for block erase, program, and lock-bit configuration operations.  
The device offers three low-power saving features: Automatic Power Savings (APS), standby  
mode, and deep power-down mode. The device automatically enters APS mode following read  
cycle completion. Standby mode begins when the system deselects the flash memory by  
deasserting CE#. The deep power-down mode begins when RP# is asserted, which deselects the  
memory and places the outputs in a high-impedance state, producing ultra-low power savings.  
Combined, these three power-savings features significantly enhanced power consumption  
flexibility.  
2.2  
Ballout Diagram  
The C3 device is available in 48-lead TSOP, 48-ball VF BGA, 48-ball µBGA, and Easy BGA  
packages. (Refer to Figure 1 on page 9, Figure 3 on page 11, and Figure 4 on page 12,  
respectively.)  
8
Datasheet