June 2002
Advance Information
ꢀꢁꢂꢃꢄꢄꢅꢆꢇꢈꢉꢅꢊꢀ
&
TM
ꢄꢘꢄꢙꢑꢅꢆꢑꢚꢑꢅꢊꢑꢁꢛꢀꢆꢑꢜꢌꢖꢝꢑꢇꢈꢉ
Features
• Organization: 1,048,576 words × 18 bits
• NTD architecture for efficient bus operation
• Available in 100-pin TQFP and 165-ball BGA package
• Byte write enables
™1
• Fast clock speeds to 250 MHz in LVTTL/ LVCMOS
• Fast clock to data access: 2.6/ 3/ 3.4/ 4 ns
• Fast OEaccess time: 2.6/ 3/ 3.4/ 4 ns
• Fully synchronous operation
• Clock enable for operation hold
• Multiple chip enables for easy expansion
• 3.3V core power supply
• 2.5V or 3.3V I/ O operation with separate V
DDQ
• “Flow-through” or “pipelined” mode
• Asynchronous output enable control
• Self-timed write cycles
• Interleaved or linear burst modes
• Snooze mode for standby operation
TM
1. NTD is a trademark of Alliance Semiconductor Corporation.
Logic block diagram
ꢖꢗ
ꢖꢗ
ꢀꢑꢙꢚꢛꢗꢕ
ꢆ
ꢅ
ꢀꢁꢁꢂꢃꢄꢄ
ꢂꢃꢊꢋꢄꢌꢃꢂ
ꢔꢎꢂꢄꢌꢐ ꢝꢊꢋ!
ꢇꢈꢉ
ꢀ
ꢆ
ꢇꢘꢗ
ꢇꢘꢙ
)ꢂꢋꢌꢃꢐꢁꢃ ꢒ'
ꢒꢁꢁꢂ.ꢐꢂꢃꢊꢋꢄꢌꢃꢂꢄ
ꢇꢈꢉ
ꢖꢗ
ꢇꢘꢖ
&()
*)ꢒ
*)ꢔ
ꢇꢝꢞꢌꢂꢝ
ꢝꢊꢋ!
ꢇꢈꢉ
ꢀꢅ-ꢐ(ꢐꢈꢅ
+,
ꢙ#ꢐ$ꢐꢙ"
%&ꢀ#
ꢒꢂꢂꢒ'
ꢈ*ꢍ
//
ꢇꢈꢉ
ꢙ"
ꢙ"
ꢅꢆꢐꢑꢒꢓꢔꢕ
ꢀꢁꢂꢁ
ꢃꢄꢅꢆꢂ
ꢅ
ꢆ
ꢇꢈꢉꢃꢊꢂꢈꢇ
ꢙ"
ꢙ"
ꢇꢈꢉ
ꢙ"
ꢇꢈꢉ
ꢇꢘꢜ
ꢇꢈꢉ
ꢍꢎꢌꢏꢎꢌ
ꢂꢃꢊꢋꢄꢌꢃꢂ
ꢍꢘ
ꢙ"
ꢍꢘ
ꢅꢆꢐꢑꢒꢓꢔꢕ
Selection guide
-250
4
-200
5
-166
-100
10
Units
ns
Minimum cycle time
6
Maximum pipelined clock frequency
Maximum pipelined clock access time
Maximum operating current
250
2.6
400
160
30
200
3.0
400
160
30
166
3.4
350
120
30
100
4.0
230
70
MHz
ns
mA
mA
mA
Maximum standby current
Maximum CMOS standby current (DC)
30
ꢉꢗꢘꢙꢙꢘꢚꢙꢛꢉꢖꢔꢚꢔꢜꢔꢗꢊꢒꢖꢌꢍꢎꢏꢝꢍ ꢁ
ꢀꢋꢋꢌꢍꢎꢏꢐꢑꢁꢐꢒꢌꢏꢓꢎꢔꢕꢏꢖꢓꢗ
!ꢔꢉ"ꢉꢁ ꢉ"ꢜ
ꢀꢁꢂꢃꢄꢅꢆꢇꢈꢉ'ꢉꢊꢋꢋꢅꢌꢍꢎꢏꢉꢐꢏꢑꢅꢎꢁꢍꢒꢓꢎꢈꢁꢄꢔꢉꢊꢋꢋꢉꢄꢅꢆꢇꢈꢕꢉꢄꢏꢕꢏꢄꢖꢏꢒꢔ