April 2004
AS7C332MNTD18A
®
3.3V 2M × 18 SRAM with NTDTM
• Common data inputs and data outputs
Features
• Asynchronous output enable control
• Available in 100-pin TQFP and 165-ball BGA packages
• Byte write enables
• Clock enable for operation hold
• Multiple chip enables for easy expansion
• 3.3V core power supply
• Organization: 2,097,152 words × 18 bits
• NTD™1 architecture for efficient bus operation
• Fast clock speeds to 200 MHz in LVTTL/LVCMOS
• Fast clock to data access: 3.1/3.4/3.8 ns
• Fast OE access time: 3.1/3.4/3.8 ns
• Fully synchronous operation
• 2.5V or 3.3V I/O operation with separate VDDQ
• Self-timed write cycles
• Flow-through or pipelined mode
• Interleaved or linear burst modes
• Snooze mode for standby operation
• Boundary scan using IEEE 1149.1 JTAG function
1. NTD™ is a trademark of Alliance Semiconductor Corporation. All trade-
marks mentioned in this document are the property of their respective owners.
Logic block diagram
21
21
Q
A[20:0]
D
Address
register
Burst logic
CLK
D
Q
CE0
CE1
CE2
Write delay
addr. registers
21
CLK
R/W
BWa
Control
logic
CLK
BWb
ADV / LD
FT
LBO
ZZ
2 M x 18
SRAM
Array
CLK
18
18
DQ[a,b]
Data
Input
Register
D
Q
18
18
CLK
18
CLK
CEN
CLK
Output
Register
OE
18
OE
DQ[a,b]
Selection guide
-200
5
-167
6
-133
7.5
Units
ns
Minimum cycle time
Maximum pipelined clock frequency
Maximum pipelined clock access time
Maximum operating current
200
3.1
400
120
70
167
3.4
350
110
70
133
3.8
MHz
ns
325
100
70
mA
mA
mA
Maximum standby current
Maximum CMOS standby current (DC)
4/26/04, V 1.2
Alliance Semiconductor
P. 1 of 22
Copyright © Alliance Semiconductor. All rights reserved.