欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS7C33512NTD36A-100TQI 参数 Datasheet PDF下载

AS7C33512NTD36A-100TQI图片预览
型号: AS7C33512NTD36A-100TQI
PDF下载: 下载PDF文件 查看货源
内容描述: [ZBT SRAM, 512KX36, 8.5ns, CMOS, PQFP100, 14 X 20 MM, TQFP-100]
分类和应用: 静态存储器内存集成电路
文件页数/大小: 19 页 / 380 K
品牌: ISSI [ INTEGRATED SILICON SOLUTION, INC ]
 浏览型号AS7C33512NTD36A-100TQI的Datasheet PDF文件第2页浏览型号AS7C33512NTD36A-100TQI的Datasheet PDF文件第3页浏览型号AS7C33512NTD36A-100TQI的Datasheet PDF文件第4页浏览型号AS7C33512NTD36A-100TQI的Datasheet PDF文件第5页浏览型号AS7C33512NTD36A-100TQI的Datasheet PDF文件第6页浏览型号AS7C33512NTD36A-100TQI的Datasheet PDF文件第7页浏览型号AS7C33512NTD36A-100TQI的Datasheet PDF文件第8页浏览型号AS7C33512NTD36A-100TQI的Datasheet PDF文件第9页  
June 2002  
Advance Information  
AS7C33512NTD32A  
AS7C33512NTD36A  
&
TM  
ꢏꢐꢏꢑꢇꢒꢓꢔꢕꢇꢖꢇꢏꢔꢗꢏꢘꢇꢈꢙꢀꢚꢇꢛꢂꢍꢜꢇꢝ !  
Features  
• Organization: 524,288 words × 32 or 36 bits  
• NTD architecture for efficient bus operation  
Available in 100-pin TQFP and 165-ball BGA package  
Byte write enables  
™1  
Fast clock speeds to 250 MHz in LVTTL/ LVCMOS  
Fast clock to data access: 2.6/ 3/ 3.4/ 4 ns  
Fast OEaccess time: 2.6/ 3/ 3.4/ 4 ns  
Fully synchronous operation  
Clock enable for operation hold  
• Multiple chip enables for easy expansion  
• 3.3V core power supply  
• 2.5V or 3.3V I/ O operation with separate V  
DDQ  
• “Flow-through” or “pipelined” mode  
Asynchronous output enable control  
Self-timed write cycles  
• Interleaved or linear burst modes  
Snooze mode for standby operation  
TM  
1. NTD is a trademark of Alliance Semiconductor Corporation.  
Logic block diagram  
ꢗꢘ  
ꢗꢘ  
ꢀꢑꢗꢜꢝꢚꢖ  
ꢀꢁꢁꢂꢃꢄꢄ  
ꢂꢃꢊꢋꢄꢌꢃꢂ  
-ꢎꢂꢄꢌ'" ꢊꢋꢕ  
ꢇꢈꢉ  
ꢇꢙꢚ  
ꢇꢙꢗ  
,ꢂꢋꢌꢃ'ꢁꢃ"ꢒ+  
ꢒꢁꢁꢂ1'ꢂꢃꢊꢋꢄꢌꢃꢂꢄ  
ꢇꢈꢉ  
ꢗꢘ  
ꢇꢙꢛ  
ꢐ$,  
-,ꢒ  
ꢇ !ꢌꢂ "  
" ꢊꢋꢕ  
ꢇꢈꢉ  
-,ꢔ  
-,ꢕ  
-,ꢁ  
ꢀꢅ0'$'ꢈꢅ  
./  
&ꢗꢛꢉ'('#ꢛ$#%  
)ꢐꢀ*  
ꢈ-ꢍ  
22  
ꢇꢈꢉ  
ꢀꢂꢂꢒ+  
#ꢛ$#%  
#ꢛ$#%  
ꢀꢁꢂꢃꢄꢅꢄꢆꢄꢇꢈ  
ꢀꢁꢂꢁ  
ꢃꢄꢅꢆꢂ  
ꢇꢈꢉꢊꢋꢂꢈꢌ  
ꢀꢁꢂꢀꢃ  
#ꢛ$#%  
ꢇꢈꢉ  
#ꢛ$#%  
ꢇꢈꢉ  
ꢇꢙꢞ  
ꢇꢈꢉ  
ꢍꢎꢌꢏꢎꢌ  
ꢐꢃꢊꢋꢄꢌꢃꢂ  
ꢍꢙ  
#ꢛ$#%  
ꢍꢙ  
ꢅꢆꢑꢒꢓꢔꢓꢕꢓꢁꢖ  
Selection guide  
-250  
4
-200  
5
-166  
-100  
10  
Units  
ns  
Minimum cycle time  
6
Maximum pipelined clock frequency  
Maximum pipelined clock access time  
Maximum operating current  
250  
2.6  
400  
160  
30  
200  
3.0  
400  
160  
30  
166  
3.4  
350  
120  
30  
100  
4.0  
230  
70  
MHz  
ns  
mA  
mA  
mA  
Maximum standby current  
Maximum CMOS standby current (DC)  
30  
ꢉꢗꢘꢙꢙꢘꢚꢙꢛꢉꢖꢔꢚꢔꢜꢔꢜꢔꢙ  
ꢀꢁꢁꢂꢃꢄꢅꢆꢇꢈꢆꢉꢂꢅꢊꢄꢋꢌꢅꢍꢊꢎ  
ꢝꢔꢉ ꢉꢁ!ꢉ ꢜ  
ꢀꢁꢂꢃꢄꢅꢆꢇꢈꢉ'ꢉꢊꢋꢋꢅꢌꢍꢎꢏꢉꢐꢏꢑꢅꢎꢁꢍꢒꢓꢎꢈꢁꢄꢔꢉꢊꢋꢋꢉꢄꢅꢆꢇꢈꢕꢉꢄꢏꢕꢏꢄꢖꢏꢒꢔ