欢迎访问ic37.com |
会员登录 免费注册
发布采购

IS61NLP51236-200TQLI 参数 Datasheet PDF下载

IS61NLP51236-200TQLI图片预览
型号: IS61NLP51236-200TQLI
PDF下载: 下载PDF文件 查看货源
内容描述: 256K X 72 , 512K ×36和1M ×18 18MB ,管道(不等待)态总线SRAM [256K x 72, 512K x 36 and 1M x 18 18Mb, PIPELINE (NO WAIT) STATE BUS SRAM]
分类和应用: 静态存储器
文件页数/大小: 35 页 / 278 K
品牌: ISSI [ INTEGRATED SILICON SOLUTION, INC ]
 浏览型号IS61NLP51236-200TQLI的Datasheet PDF文件第2页浏览型号IS61NLP51236-200TQLI的Datasheet PDF文件第3页浏览型号IS61NLP51236-200TQLI的Datasheet PDF文件第4页浏览型号IS61NLP51236-200TQLI的Datasheet PDF文件第5页浏览型号IS61NLP51236-200TQLI的Datasheet PDF文件第6页浏览型号IS61NLP51236-200TQLI的Datasheet PDF文件第7页浏览型号IS61NLP51236-200TQLI的Datasheet PDF文件第8页浏览型号IS61NLP51236-200TQLI的Datasheet PDF文件第9页  
IS61NLP25672/IS61NVP25672
IS61NLP51236/IS61NVP51236
IS61NLP102418/IS61NVP102418
256K x 72, 512K x 36 and 1M x 18
18Mb, PIPELINE 'NO WAIT' STATE
BUS SRAM
FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single R/W (Read/Write) control pin
• Clock controlled, registered address,
data and control
• Interleaved or linear burst sequence control using
MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Power Down mode
• Common data inputs and data outputs
CKE
pin to enable clock and suspend operation
• JEDEC 100-pin TQFP, 165-ball PBGA and 209-
ball (x72) PBGA packages
• Power supply:
NVP: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
NLP: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
• JTAG Boundary Scan for PBGA packages
• Industrial temperature available
• Lead-free available
ISSI
JULY 2006
®
DESCRIPTION
The 18 Meg 'NLP/NVP' product family feature high-speed,
low-power synchronous static RAMs designed to provide
a burstable, high-performance, 'no wait' state, device for
networking and communications applications. They are
organized as 256K words by 72 bits, 512K words
by 36 bits and 1M words by 18 bits, fabricated with
ISSI
's
advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles are
eliminated when the bus switches from read to write, or
write to read. This device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs
into a single monolithic circuit.
All synchronous inputs pass through registers are controlled
by a positive-edge-triggered single clock input. Operations
may be suspended and all synchronous inputs ignored
when Clock Enable,
CKE
is HIGH. In this state the internal
device will hold their previous values.
All Read, Write and Deselect cycles are initiated by the
ADV input. When the ADV is HIGH the internal burst
counter is incremented. New external addresses can be
loaded when ADV is LOW.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock inputs and when
WE
is LOW.
Separate byte enables allow individual bytes to be written.
A burst mode pin (MODE) defines the order of the burst
sequence. When tied HIGH, the interleaved burst sequence
is selected. When tied LOW, the linear burst sequence is
selected.
FAST ACCESS TIME
Symbol
t
KQ
t
KC
Parameter
Clock Access Time
Cycle Time
Frequency
-250
2.6
4
250
-200
3.1
5
200
Units
ns
ns
MHz
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability
arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any
published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. G
07/10/06
1