欢迎访问ic37.com |
会员登录 免费注册
发布采购

GAL16V8D-25QP 参数 Datasheet PDF下载

GAL16V8D-25QP图片预览
型号: GAL16V8D-25QP
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能E2CMOS PLD通用阵列逻辑 [High Performance E2CMOS PLD Generic Array Logic]
分类和应用: 可编程逻辑器件光电二极管输入元件时钟
文件页数/大小: 22 页 / 315 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号GAL16V8D-25QP的Datasheet PDF文件第1页浏览型号GAL16V8D-25QP的Datasheet PDF文件第2页浏览型号GAL16V8D-25QP的Datasheet PDF文件第3页浏览型号GAL16V8D-25QP的Datasheet PDF文件第5页浏览型号GAL16V8D-25QP的Datasheet PDF文件第6页浏览型号GAL16V8D-25QP的Datasheet PDF文件第7页浏览型号GAL16V8D-25QP的Datasheet PDF文件第8页浏览型号GAL16V8D-25QP的Datasheet PDF文件第9页  
Specifications
GAL16V8
Registered Mode
In the Registered mode, macrocells are configured as dedicated
registered outputs or as I/O functions.
Architecture configurations available in this mode are similar to the
common 16R8 and 16RP4 devices with various permutations of
polarity, I/O and register placement.
All registered macrocells share common clock and output enable
control pins. Any macrocell can be configured as registered or I/
O. Up to eight registers or up to eight I/O's are possible in this mode.
Dedicated input or output functions can be implemented as sub-
sets of the I/O function.
Registered outputs have eight product terms per output. I/O's have
seven product terms per output.
The JEDEC fuse numbers, including the User Electronic Signature
(UES) fuses and the Product Term Disable (PTD) fuses, are shown
on the logic diagram on the following page.
CLK
Registered Configuration for Registered Mode
- SYN=0.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=0 defines this output configuration.
- Pin 1 controls common CLK for the registered outputs.
- Pin 11 controls common
OE
for the registered outputs.
- Pin 1 & Pin 11 are permanently configured as CLK &
OE
for registered output configuration.
D
Q
Q
XOR
OE
Combinatorial Configuration for Registered Mode
- SYN=0.
- AC0=1.
- XOR=0 defines Active Low Output.
- XOR=1 defines Active High Output.
- AC1=1 defines this output configuration.
- Pin 1 & Pin 11 are permanently configured as CLK &
OE
for registered output configuration.
XOR
Note: The development software configures all of the architecture control bits and checks for proper pin usage automatically.
4