欢迎访问ic37.com |
会员登录 免费注册
发布采购

LC4128ZC-75M132C 参数 Datasheet PDF下载

LC4128ZC-75M132C图片预览
型号: LC4128ZC-75M132C
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V / 2.5V / 1.8V在系统可编程超快高密度可编程逻辑器件 [3.3V/2.5V/1.8V In-System Programmable SuperFAST High Density PLDs]
分类和应用: 可编程逻辑器件
文件页数/大小: 99 页 / 451 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号LC4128ZC-75M132C的Datasheet PDF文件第1页浏览型号LC4128ZC-75M132C的Datasheet PDF文件第3页浏览型号LC4128ZC-75M132C的Datasheet PDF文件第4页浏览型号LC4128ZC-75M132C的Datasheet PDF文件第5页浏览型号LC4128ZC-75M132C的Datasheet PDF文件第6页浏览型号LC4128ZC-75M132C的Datasheet PDF文件第7页浏览型号LC4128ZC-75M132C的Datasheet PDF文件第8页浏览型号LC4128ZC-75M132C的Datasheet PDF文件第9页  
Lattice Semiconductor  
ispMACH 4000V/B/C/Z Family Data Sheet  
Table 2. ispMACH 4000Z Family Selection Guide  
ispMACH 4032ZC  
32  
ispMACH 4064ZC  
ispMACH 4128ZC  
128  
ispMACH 4256ZC  
Macrocells  
64  
256  
I/O + Dedicated Inputs  
32+4/32+4  
32+4/32+12/  
64+10/64+10  
64+10/96+4  
64+10/96+6/  
128+4  
t
(ns)  
3.5  
2.2  
3.0  
267  
1.8  
20  
3.7  
2.5  
3.2  
250  
1.8  
25  
4.2  
2.7  
3.5  
220  
1.8  
35  
4.5  
2.9  
3.8  
200  
1.8  
55  
PD  
t (ns)  
S
t
f
(ns)  
CO  
(MHz)  
MAX  
Supply Voltage (V)  
Max. Standby Icc (µA)  
Pins/Package  
48 TQFP  
56 csBGA  
48 TQFP  
56 csBGA  
100 TQFP  
132 csBGA  
100 TQFP  
132csBGA  
100 TQFP  
132 csBGA  
176 TQFP  
ispMACH 4000 Introduction  
The high performance ispMACH 4000 family from Lattice offers a SuperFAST CPLD solution. The family is a blend  
of Lattice’s two most popular architectures: the ispLSI® 2000 and ispMACH 4A. Retaining the best of both families,  
the ispMACH 4000 architecture focuses on significant innovations to combine the highest performance with low  
power in a flexible CPLD family.  
The ispMACH 4000 combines high speed and low power with the flexibility needed for ease of design. With its  
robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictabil-  
ity, routing, pin-out retention and density migration.  
The ispMACH 4000 family offers densities ranging from 32 to 512 macrocells. There are multiple density-I/O com-  
binations in Thin Quad Flat Pack (TQFP), Chip Scale BGA (csBGA) and Fine Pitch Thin BGA (ftBGA) packages  
ranging from 44 to 256 pins/balls. Table 1 shows the macrocell, package and I/O options, along with other key  
parameters.  
The ispMACH 4000 family has enhanced system integration capabilities. It supports 3.3V (4000V), 2.5V (4000B)  
and 1.8V (4000C/Z) supply voltages and 3.3V, 2.5V and 1.8V interface voltages. Additionally, inputs can be safely  
driven up to 5.5V when an I/O bank is configured for 3.3V operation, making this family 5V tolerant. The ispMACH  
4000 also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up  
resistors, pull-down resistors, open drain outputs and hot socketing. The ispMACH 4000 family members are 3.3V/  
2.5V/1.8V in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary  
scan testing capability also allows product testing on automated test equipment. The 1532 interface signals TCK,  
TMS, TDI and TDO are referenced to V (logic core).  
CC  
Overview  
The ispMACH 4000 devices consist of multiple 36-input, 16-macrocell Generic Logic Blocks (GLBs) interconnected  
by a Global Routing Pool (GRP). Output Routing Pools (ORPs) connect the GLBs to the I/O Blocks (IOBs), which  
contain multiple I/O cells. This architecture is shown in Figure 1.  
2