欢迎访问ic37.com |
会员登录 免费注册
发布采购

MACH231SP-10VC 参数 Datasheet PDF下载

MACH231SP-10VC图片预览
型号: MACH231SP-10VC
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能EE CMOS可编程逻辑 [High-Performance EE CMOS Programmable Logic]
分类和应用: 可编程逻辑器件输入元件时钟
文件页数/大小: 48 页 / 1080 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号MACH231SP-10VC的Datasheet PDF文件第1页浏览型号MACH231SP-10VC的Datasheet PDF文件第3页浏览型号MACH231SP-10VC的Datasheet PDF文件第4页浏览型号MACH231SP-10VC的Datasheet PDF文件第5页浏览型号MACH231SP-10VC的Datasheet PDF文件第6页浏览型号MACH231SP-10VC的Datasheet PDF文件第7页浏览型号MACH231SP-10VC的Datasheet PDF文件第8页浏览型号MACH231SP-10VC的Datasheet PDF文件第9页  
Table 1. MACH 1 and 2 Family Device Features
1
Feature
Macrocells
Maximum user I/O pins
t
P D
(ns)
t
S
(ns)
t
CO
(ns)
f
CNT
(MHz)
MACH111 (SP)
32
32
5.0
3.5
3.5
182
MACH131 (SP)
64
64
5.5
3.0
4
182
MACH211 (SP)
64
32
7.5 (6.0)
5.5 (5)
4.5 (4)
133 (166)
MACH221 (SP)
96
48
7.5
5.5
5
133
MACH231 (SP)
128
64
6.0 (10)
5 (6.5)
4 (6.5)
166 (100)
Note:
1. Values in parentheses ( ) are for the SP version.
GENERAL DESCRIPTION
The MACH
®
1 & 2 families from Lattice/Vantis offer high-performance, low cost Complex
Programmable Logic Devices (CPLDs), addressing the growing need for speed in networking,
telecommunications and computing. MACH 1 & 2 devices are available in speeds as fast as 5.0-ns
t
PD
and in densities ranging from 32 to 128 macrocells (Tables 1 and 2). The overall benefits for
users include guaranteed high performance for entry-to-mid-level logic needs at a low cost.
Table 2. MACH 1 and 2 Family Speed Grades
1
Device
MACH111
MACH111SP
MACH131
MACH131SP
MACH211
MACH211SP
MACH221
MACH221SP
MACH231
MACH231SP
Notes:
1. C = Commercial, I = Industrial
2. -5 speed grade for MACH111 (SP) = 5.0 ns t
PD
3. -5 speed grade for MACH131(SP) = 5.5 ns t
PD
C
C
-5
C (Note 2)
C (Note 2)
C (Note 3)
C (Note 3)
-6
-7
C, I
C, I
C, I
C, I
C
C
C
C
C
-10
C, I
C, I
C, I
C, I
C, I
C, I
C, I
C, I
C
C
-12
C, I
C, I
C, I
C, I
C, I
C, I
C, I
C, I
C, I
C, I
-14
I
I
I
I
I
I
I
I
I
I
-15
C
C
C
C
C
C
C
C
C
C
-18
I
I
I
I
I
I
I
I
I
I
The MACH 1 & 2 families consist of ten devices—five base options, each with a counterpart that
includes JTAG-compatible in-system programming (ISP). These devices offer five different density-
I/O combinations in Thin Quad Flat Pack (TQFP), Plastic Quad Flat Pack (PQFP), and Plastic
Leaded Chip Carrier (PLCC) packages from 44 to 100 pins (Table 3). Each MACH 1 & 2 device is
PCI compliant and includes other features such as SpeedLocking architecture for guaranteed fixed
timing, Bus-Friendly inputs and I/Os, and programmable power-down mode for extra power
savings.
2
MACH 1 & 2 Families