欢迎访问ic37.com |
会员登录 免费注册
发布采购

L29C520PC22 参数 Datasheet PDF下载

L29C520PC22图片预览
型号: L29C520PC22
PDF下载: 下载PDF文件 查看货源
内容描述: 管线注册\n [Pipeline Register ]
分类和应用:
文件页数/大小: 8 页 / 190 K
品牌: LOGIC [ LOGIC DEVICES INCORPORATED ]
 浏览型号L29C520PC22的Datasheet PDF文件第2页浏览型号L29C520PC22的Datasheet PDF文件第3页浏览型号L29C520PC22的Datasheet PDF文件第4页浏览型号L29C520PC22的Datasheet PDF文件第5页浏览型号L29C520PC22的Datasheet PDF文件第6页浏览型号L29C520PC22的Datasheet PDF文件第7页浏览型号L29C520PC22的Datasheet PDF文件第8页  
L29C520/521
DEVICES INCORPORATED
4 x 8-bit Multilevel Pipeline Register
L29C520/521
DEVICES INCORPORATED
4 x 8-bit Multilevel Pipeline Register
DESCRIPTION
The
L29C520
and
L29C521
are pin-
for-pin compatible with the
IDT29FCT520/IDT29FCT521 and
AMD Am29520/Am29521, imple-
mented in low power CMOS.
The L29C520 and L29C521 contain
four registers which can be configured
as two independent, 2-level pipelines
or as one 4-level pipeline.
The Instruction pins, I
1-0
, control the
loading of the registers. For either
device, the registers may be config-
ured as a four-stage delay line, with
data loaded into R1 and shifted
sequentially through R2, R3, and R4.
Also, for the L29C520, data may be
loaded from the inputs into either R1
or R3 with only R2 or R4 shifting. The
L29C521 differs from the L29C520 in
that R2 and R4 remain unchanged
during this type of data load, as
shown in Tables 1 and 2. Finally, I
1-0
may be set to prevent any register
from changing.
The S
1-0
select lines control a 4-to-1
multiplexer which routes the contents
of any of the registers to the Y output
pins. The independence of the I and S
controls allows simultaneous write
and read operations on different
registers.
FEATURES
u
Four 8-bit Registers
u
Implements Double 2-Stage Pipeline
or Single 4-Stage Pipeline Register
u
Hold, Shift, and Load Instructions
u
Separate Data In and Data Out Pins
u
High-Speed, Low Power CMOS
Technology
u
Three-State Outputs
u
Replaces IDT29FCT520/IDT29FCT521
and AMD Am29520/Am29521
u
Package Styles Available:
• 24-pin PDIP
• 28-pin PLCC, J-Lead
T
ABLE
1.
L29C520 I
NSTRUCTION
T
ABLE
I
1
L
L
H
H
I
0
L
H
L
H
Description
D©R1
HOLD
D©R1
R1©R2
HOLD
R1©R2
R2©R3
D©R3
HOLD
R3©R4
R3©R4
HOLD
ALL REGISTERS ON HOLD
T
ABLE
2.
L29C521 I
NSTRUCTION
T
ABLE
I
1
L
L
H
I
0
L
H
L
H
Description
D©R1
HOLD
D©R1
R1©R2
HOLD
HOLD
R2©R3
D©R3
HOLD
R3©R4
HOLD
HOLD
L29C520/521 B
LOCK
D
IAGRAM
H
ALL REGISTERS ON HOLD
T
ABLE
3.
REGISTER 1
REGISTER 2
O
UTPUT
S
ELECT
S
1
S
0
MUX
Register Selected
Register 4
Register 3
Register 2
Register 1
8
D
8-0
L
L
REG 1
REG 2
REG 3
REG 4
L
H
L
H
H
MUX
8
Y
7-0
OE
2
H
REGISTER 3
REGISTER 4
S
1-0
2
I
1-0
CLK
Pipeline Registers
1
08/02/2000–LDS.520/1-P