欢迎访问ic37.com |
会员登录 免费注册
发布采购

YGV619 参数 Datasheet PDF下载

YGV619图片预览
型号: YGV619
PDF下载: 下载PDF文件 查看货源
内容描述: 先进的视频显示处理器6 [Advanced Video Display Processor 6]
分类和应用:
文件页数/大小: 15 页 / 339 K
品牌: LSI [ LSI COMPUTER SYSTEMS ]
 浏览型号YGV619的Datasheet PDF文件第5页浏览型号YGV619的Datasheet PDF文件第6页浏览型号YGV619的Datasheet PDF文件第7页浏览型号YGV619的Datasheet PDF文件第8页浏览型号YGV619的Datasheet PDF文件第10页浏览型号YGV619的Datasheet PDF文件第11页浏览型号YGV619的Datasheet PDF文件第12页浏览型号YGV619的Datasheet PDF文件第13页  
YGV619
< External video input >
l
VSIN
(
I: Pull Up)
)
Resets vertical timing function of AVDP6. When this input signal is sampled at intervals equivalent to the width of
horizontal sync pulse signal and low level is detected three times consecutively, this pin resets the internal V counters at
HTL (time where horizontal sync signal starts). This function makes it possible to reset internal V counter synchronizing
with vertical sync signal when composite sync signal is inputted to this pin. At the same time, this function automatically
identifies fields in interlaced scanning mode.
l
HSIN
(
I: Pull Up)
)
Resets horizontal timing function of AVDP6. AVDP6 samples the input signal synchronizing with the main clock and
sets horizontal scanning time to the horizontal sync start position at the moment the signal falls from high level to low
level, and at the same time, adjust the phase of division clock to
HSIN.
l
DRI5-0, DGI5-0, DBI5-0
(
I: Pull Up)
)
Digital image signal input pin. This pin becomes valid when internal register R_EIE is “1”. The input data format can
be set to 18 bit RGB, 16 bit YCbCr(ITU601) or ITU656(8bit) depending on the value of internal register R_EIF[1:0].
Input a signal to individual pins as shown below in accordance with the input data format.
18 bit RGB
DRI[5]
DRI[4]
DRI[3]
DRI[2]
DRI[1]
DRI[0]
DGI[5]
DGI[4]
DGI[3]
DGI[2]
DGI[1]
DGI[0]
DBI[5]
DBI[4]
DBI[3]
DBI[2]
DBI[1]
DBI[0]
HSIN
VSIN
16 bit YCbCr
not use
not use
CI[7]
CI[6]
CI[5]
CI[4]
CI[3]
CI[2]
CI[1]
CI[0]
YI[7]
YI[6]
YI[5]
YI[4]
YI[3]
YI[2]
YI[1]
YI[0]
HSIN
VSIN
ITU656(8bit)
SDI[7]
SDI[6]
SDI[5]
SDI[4]
SDI[3]
SDI[2]
SDI[1]
SDI[0]
SHSIN
SVSIN
BDI[7]
BDI[6]
BDI[5]
BDI[4]
BDI[3]
BDI[2]
BDI[1]
BDI[0]
HSIN
VSIN
Data for capture
HSIN for capture
VSIN for capture
Data for BG
HSIN for BG
VSIN for BG
l
GCKIN
(
I)
)
Clock for external video input is inputted to this pin.
This pin is valid only when
GCKS
pin is low. Maximum frequency of this signal is 80 MHz.
l
GCKS
(
I: Pull Up)
)
When external image input signal is present, low level signal is inputted to
GCKS
pin so that the GCKIN pin input is
used as the video capture clock. When data are displayed on the back drop plane, this signal can be used as dot clock by
using register setting.
When no external image signal is not present, the clock inputted through DCKIN and DCKOUT pins can be used as
GCK by making
GCKS
open state or high level. In this case, be sure to input a fixed signal to GCKIN pin.
9