®
LY6220488
Rev. 1.0
2048K X 8 BIT LOW POWER CMOS SRAM
DATA RETENTION CHARACTERISTICS
PARAMETER
V
CC
for Data Retention
Data Retention Current
Chip Disable to Data
Retention Time
Recovery Time
t
RC
*
= Read Cycle Time
SYMBOL TEST CONDITION
MIN.
V
DR
CE#
≧
V
CC
- 0.2V or CE2
≦0.2V
1.5
-LL
-
V
CC
= 1.5V
CE#
≧
V
CC
- 0.2V or CE2
≦0.2V
-LLE
I
DR
-
Other pins at 0.2V or V
CC
- 0.2V -LLI
-
See Data Retention
0
t
CDR
Waveforms (below)
t
R
t
RC
*
TYP.
-
8
8
8
-
-
MAX. UNIT
5.5
V
50
µA
60
µA
80
µA
-
-
ns
ns
DATA RETENTION WAVEFORM
Low Vcc Data Retention Waveform (1)
(
CE#
controlled)
V
DR
≧
1.5V
Vcc
Vcc(min.)
t
CDR
CE#
V
IH
CE#
≧
Vcc-0.2V
Vcc(min.)
t
R
V
IH
Low Vcc Data Retention Waveform (2)
(CE2 controlled)
V
DR
≧
1.5V
Vcc
Vcc(min.)
t
CDR
CE2
CE2
≦
0.2V
V
IL
V
IL
Vcc(min.)
t
R
Lyontek Inc.
reserves the rights to change the specifications and products without notice.
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.
TEL: 886-3-6668838
FAX: 886-3-6668836
8