欢迎访问ic37.com |
会员登录 免费注册
发布采购

MX25L8005MI-15G 参数 Datasheet PDF下载

MX25L8005MI-15G图片预览
型号: MX25L8005MI-15G
PDF下载: 下载PDF文件 查看货源
内容描述: 8M - BIT [ ×1 ] CMOS串行闪存 [8M-BIT [x 1] CMOS SERIAL FLASH]
分类和应用: 闪存存储内存集成电路光电二极管时钟
文件页数/大小: 44 页 / 829 K
品牌: MCNIX [ MACRONIX INTERNATIONAL ]
 浏览型号MX25L8005MI-15G的Datasheet PDF文件第5页浏览型号MX25L8005MI-15G的Datasheet PDF文件第6页浏览型号MX25L8005MI-15G的Datasheet PDF文件第7页浏览型号MX25L8005MI-15G的Datasheet PDF文件第8页浏览型号MX25L8005MI-15G的Datasheet PDF文件第10页浏览型号MX25L8005MI-15G的Datasheet PDF文件第11页浏览型号MX25L8005MI-15G的Datasheet PDF文件第12页浏览型号MX25L8005MI-15G的Datasheet PDF文件第13页  
MX25L8005
DEVICE OPERATION
1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation.
2. When incorrect command is inputted to this LSI, this LSI becomes standby mode and keeps the standby mode until
next CS# falling edge. In standby mode, SO pin of this LSI should be High-Z.
3. When correct command is inputted to this LSI, this LSI becomes active mode and keeps the active mode until next
CS# rising edge.
4. Input data is latched on the rising edge of Serial Clock(SCLK) and data shifts out on the falling edge of SCLK. The
difference of SPI mode 0 and mode 3 is shown as Figure 2.
5. For the following instructions: RDID, RDSR, READ, FAST_READ, RES and REMS the shifted-in instruction sequence
is followed by a data-out sequence. After any bit of data being shifted out, the CS# can be high. For the following
instructions: WREN, WRDI, WRSR, SE, BE, CE, PP, RDP and DP the CS# must go high exactly at the byte boundary;
otherwise, the instruction will be rejected and not executed.
6. During the progress of Write Status Register, Program, Erase operation, to access the memory array is neglected and
not affect the current operation of Write Status Register, Program, Erase.
Figure 2.
SPI Modes Supported
CPOL
CPHA
SCLK
shift in
shift out
(SPI mode 0)
0
0
(SPI mode 3)
1
1
SCLK
SI
MSB
SO
MSB
Note:
CPOL indicates clock polarity of SPI master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not
transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which SPI mode is
supported.
P/N: PM1237
9
REV. 2.2, OCT. 23, 2008