欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16CE625-04/P 参数 Datasheet PDF下载

PIC16CE625-04/P图片预览
型号: PIC16CE625-04/P
PDF下载: 下载PDF文件 查看货源
内容描述: OTP 8位CMOS微控制器与EEPROM数据存储器 [OTP 8-Bit CMOS MCU with EEPROM Data Memory]
分类和应用: 存储微控制器和处理器外围集成电路光电二极管可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 108 页 / 2330 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号PIC16CE625-04/P的Datasheet PDF文件第11页浏览型号PIC16CE625-04/P的Datasheet PDF文件第12页浏览型号PIC16CE625-04/P的Datasheet PDF文件第13页浏览型号PIC16CE625-04/P的Datasheet PDF文件第14页浏览型号PIC16CE625-04/P的Datasheet PDF文件第16页浏览型号PIC16CE625-04/P的Datasheet PDF文件第17页浏览型号PIC16CE625-04/P的Datasheet PDF文件第18页浏览型号PIC16CE625-04/P的Datasheet PDF文件第19页  
PIC16CE62X
4.2.2.1
STATUS REGISTER
The STATUS register, shown in Figure 4-6, contains
the arithmetic status of the ALU, the RESET status and
the bank select bits for data memory.
The STATUS register can be the destination for any
instruction, like any other register. If the STATUS
register is the destination for an instruction that affects
the Z, DC or C bits, then the write to these three bits is
disabled. These bits are set or cleared according to the
device logic. Furthermore, the TO and PD bits are not
writable. Therefore, the result of an instruction with the
STATUS register as destination may be different than
intended.
For example,
CLRF STATUS
will clear the upper-three
bits and set the Z bit. This leaves the status register as
000uu1uu
(where
u
= unchanged).
It is recommended, therefore, that only
BCF, BSF,
SWAPF
and
MOVWF
instructions are used to alter the
STATUS register because these instructions do not
affect any status bit. For other instructions, not affecting
any status bits, see the “Instruction Set Summary”.
Note 1:
The IRP and RP1 bits (STATUS<7:6>)
are not used by the PIC16CE62X and
should be programmed as ’0'. Use of
these bits as general purpose R/W bits is
NOT recommended, since this may
affect upward compatibility with future
products.
The C and DC bits operate as a Borrow
and Digit Borrow out bit, respectively, in
subtraction. See the
SUBLW
and
SUBWF
instructions for examples.
Note 2:
FIGURE 4-6:
STATUS REGISTER (ADDRESS 03H OR 83H)
R/W-0
RP0
R-1
TO
R-1
PD
R/W-x
Z
R/W-x
DC
R/W-x
C
bit0
R = Readable bit
W = Writable bit
U = Unimplemented bit,
read as ‘0’
- n = Value at POR reset
-x = Unknown at POR reset
Reserved Reserved
IRP
RP1
bit7
bit 7:
IRP:
The IRP bit is reserved on the PIC16CE62X, always maintain this bit clear.
bit 6:5
RP1: RPO:
Register Bank Select bits (used for direct addressing)
11 = Bank 3 (180h - 1FFh)
10 = Bank 2 (100h - 17Fh)
01 = Bank 1 (80h - FFh)
00 = Bank 0 (00h - 7Fh)
Each bank is 128 bytes. The RP1 bit is reserved, always maintain this bit clear.
bit 4:
TO:
Time-out bit
1 = After power-up,
CLRWDT
instruction, or
SLEEP
instruction
0 = A WDT time-out occurred
PD:
Power-down bit
1 = After power-up or by the
CLRWDT
instruction
0 = By execution of the
SLEEP
instruction
Z:
Zero bit
1 = The result of an arithmetic or logic operation is zero
0 = The result of an arithmetic or logic operation is not zero
DC:
Digit carry/borrow bit (ADDWF,
ADDLW,SUBLW,SUBWF
instructions)(for borrow the polarity is reversed)
1 = A carry-out from the 4th low order bit of the result occurred
0 = No carry-out from the 4th low order bit of the result
C:
Carry/borrow bit (ADDWF,
ADDLW,SUBLW,SUBWF
instructions)
1 = A carry-out from the most significant bit of the result occurred
0 = No carry-out from the most significant bit of the result occurred
Note: For borrow the polarity is reversed. A subtraction is executed by adding the two’s complement of the
second operand. For rotate (RRF,
RLF)
instructions, this bit is loaded with either the high or low order bit of
the source register.
bit 3:
bit 2:
bit 1:
bit 0:
©
1998 Microchip Technology Inc.
Preliminary
DS40182A-page 15