欢迎访问ic37.com |
会员登录 免费注册
发布采购

JS28F256M29EWHB 参数 Datasheet PDF下载

JS28F256M29EWHB图片预览
型号: JS28F256M29EWHB
PDF下载: 下载PDF文件 查看货源
内容描述: 并行NOR闪存的嵌入式存储器 [Parallel NOR Flash Embedded Memory]
分类和应用: 闪存存储
文件页数/大小: 75 页 / 855 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号JS28F256M29EWHB的Datasheet PDF文件第29页浏览型号JS28F256M29EWHB的Datasheet PDF文件第30页浏览型号JS28F256M29EWHB的Datasheet PDF文件第31页浏览型号JS28F256M29EWHB的Datasheet PDF文件第32页浏览型号JS28F256M29EWHB的Datasheet PDF文件第34页浏览型号JS28F256M29EWHB的Datasheet PDF文件第35页浏览型号JS28F256M29EWHB的Datasheet PDF文件第36页浏览型号JS28F256M29EWHB的Datasheet PDF文件第37页  
256Mb, 512Mb, 1Gb, 2Gb: 3V Embedded Parallel NOR Flash
Erase Operations
The system may also issue the AUTO SELECT command sequence when the device is in
program suspend mode. The system can read as many auto select codes as required.
When the device exits auto select mode, the device reverts to program suspend mode
and is ready for another valid operation.
The PROGRAM SUSPEND operation is aborted by performing a device reset or power-
down. In this case, data integrity cannot be ensured, and it is recommended that the
words or bytes that were aborted be reprogrammed.
PROGRAM RESUME Command
The PROGRAM RESUME (30h) command must be issued to exit a program suspend
mode and resume a PROGRAM operation. The controller can use DQ7 or DQ6 status
bits to determine the status of the PROGRAM operation. After a PROGRAM RESUME
command is issued, subsequent PROGRAM RESUME commands are ignored. Another
PROGRAM SUSPEND command can be issued after the device has resumed program-
ming.
Erase Operations
CHIP ERASE Command
The CHIP ERASE (80/10h) command erases the entire chip. Six bus WRITE operations
are required to issue the command and start the program/erase controller.
Protected blocks are not erased. If all blocks are protected, the CHIP ERASE operation
appears to start, but will terminate within approximately100μs, leaving the data un-
changed. No error is reported when protected blocks are not erased.
During the CHIP ERASE operation, the device ignores all other commands, including
ERASE SUSPEND. It is not possible to abort the operation. All bus READ operations dur-
ing CHIP ERASE output the status register on the data I/Os. See the Status Register sec-
tion for more details.
After the CHIP ERASE operation completes, the device returns to read mode, unless an
error has occurred. If an error occurs, the device will continue to output the status regis-
ter. A READ/RESET command must be issued to reset the error condition and return to
read mode.
The CHIP ERASE command sets all of the bits in unprotected blocks of the device to 1.
All previous data is lost.
The operation is aborted by performing a reset or by powering-down the device. In this
case, data integrity cannot be ensured, and it is recommended that the entire chip be
erased again.
UNLOCK BYPASS CHIP ERASE Command
When the device is in unlock bypass mode, the UNLOCK BYPASS CHIP ERASE (80/10h)
command can be used to erase all memory blocks at one time. The command requires
only two bus WRITE operations instead of six using the standard CHIP ERASE com-
mand. The final bus WRITE operation starts the program/erase controller.
PDF: 09005aef849b4b09
m29ew_256mb_2gb.pdf - Rev. B 8/12 EN
33
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2012 Micron Technology, Inc. All rights reserved.