欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT48H16M32LFCM-75L 参数 Datasheet PDF下载

MT48H16M32LFCM-75L图片预览
型号: MT48H16M32LFCM-75L
PDF下载: 下载PDF文件 查看货源
内容描述: 512MB :梅格32 ×16 , 16兆×32移动SDRAM [512Mb: 32 Meg x 16, 16 Meg x 32 Mobile SDRAM]
分类和应用: 内存集成电路动态存储器时钟
文件页数/大小: 73 页 / 2407 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号MT48H16M32LFCM-75L的Datasheet PDF文件第11页浏览型号MT48H16M32LFCM-75L的Datasheet PDF文件第12页浏览型号MT48H16M32LFCM-75L的Datasheet PDF文件第13页浏览型号MT48H16M32LFCM-75L的Datasheet PDF文件第14页浏览型号MT48H16M32LFCM-75L的Datasheet PDF文件第16页浏览型号MT48H16M32LFCM-75L的Datasheet PDF文件第17页浏览型号MT48H16M32LFCM-75L的Datasheet PDF文件第18页浏览型号MT48H16M32LFCM-75L的Datasheet PDF文件第19页  
512Mb : 32 Me g x 16, 16 Me g x 32 Mo b ile SDRAM  
Re g ist e r De fin it io n  
Ta b le 4:  
Bu rst De fin it io n Ta b le  
Ord e r o f Acce sse s Wit h in a Bu rst  
Bu rst  
Le n g t h  
St a rt in g Co lu m n Ad d re ss  
Typ e = Se q u e n t ia l  
Typ e = In t e rle a ve d  
2
A0  
0
0-1  
1-0  
0-1  
1-0  
1
4
A1  
0
A0  
0
0-1-2-3  
1-2-3-0  
2-3-0-1  
3-0-1-2  
0-1-2-3  
1-0-3-2  
2-3-0-1  
3-2-1-0  
0
1
1
0
1
1
8
A2  
0
A1  
0
A0  
0
0-1-2-3-4-5-6-7  
1-2-3-4-5-6-7-0  
2-3-4-5-6-7-0-1  
3-4-5-6-7-0-1-2  
4-5-6-7-0-1-2-3  
5-6-7-0-1-2-3-4  
6-7-0-1-2-3-4-5  
7-0-1-2-3-4-5-6  
0-1-2-3-4-5-6-7  
1-0-3-2-5-4-7-6  
2-3-0-1-6-7-4-5  
3-2-1-0-7-6-5-4  
4-5-6-7-0-1-2-3  
5-4-7-6-1-0-3-2  
6-7-4-5-2-3-0-1  
7-6-5-4-3-2-1-0  
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
CAS La t e n cy (CL)  
The CL is the delay, in clock cycles, between the registration of a READ command and  
the availability of the first piece of output data. The latency can be set to two or three  
clocks.  
If a READ command is registered at clock edge n, and the latency is m clocks, the data  
will be available by clock edge n + m. The DQs will start driving as a result of the clock  
edge one cycle earlier (n + m - 1), and provided that the relevant access times are met,  
the data will be valid by clock edge n + m. For example, assuming that the clock cycle  
time is such that all relevant access times are met, if a READ command is registered at T0  
and the latency is programmed to two clocks, the DQs will start driving after T1 and the  
data will be valid by T2, as shown in Figure 7 on page 16.  
Reserved states should not be used as unknown operation or incompatibility with future  
versions may result.  
Op e ra t in g Mo d e  
The normal operating mode is selected by setting M7 and M8 to zero; the other combi-  
nations of values for M7 and M8 are reserved for future use.  
Reserved states should not be used because unknown operation or incompatibility with  
future versions may result.  
Writ e Bu rst Mo d e  
When M9 = 0, the BL programmed via M0–M2 applies to both READ and WRITE bursts;  
when M9 = 1, the programmed BL applies to READ bursts, but write accesses are single-  
location accesses.  
PDF: 09005aef81ca5de4/Source: 09005aef81ca5e03  
MT48H32M16LF_1.fm - Rev. H 6/07 EN  
Micron Technology, Inc., reserves the right to change products or specifications without notice.  
15  
©2005 Micron Technology, Inc. All rights reserved.