欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11B1241F 参数 Datasheet PDF下载

N25Q128A11B1241F图片预览
型号: N25Q128A11B1241F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 185 页 / 5874 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号N25Q128A11B1241F的Datasheet PDF文件第26页浏览型号N25Q128A11B1241F的Datasheet PDF文件第27页浏览型号N25Q128A11B1241F的Datasheet PDF文件第28页浏览型号N25Q128A11B1241F的Datasheet PDF文件第29页浏览型号N25Q128A11B1241F的Datasheet PDF文件第31页浏览型号N25Q128A11B1241F的Datasheet PDF文件第32页浏览型号N25Q128A11B1241F的Datasheet PDF文件第33页浏览型号N25Q128A11B1241F的Datasheet PDF文件第34页  
Operating features  
N25Q128 - 1.8 V  
This is followed by the internal Program cycle (of duration tPP).  
To spread this overhead, the Quad Command Page Program (QCPP) instruction allows up  
to 256 bytes to be programmed at a time (changing bits from 1 to 0), provided that they are  
in consecutive addresses on the same page of memory.  
For optimized timings, it is recommended to use the QCPP instruction to program all  
consecutive targeted bytes in a single sequence versus using several QCPP sequences  
with each containing only a few bytes. See Table 33.: AC Characteristics.  
The QCPP instruction is transmitted across 4 data lines except when VPP is raised to  
VPPH.  
The VPP can be raised to VPPH to decrease programming time (provided that the bit 3 of  
the VECR has been set to 0 in advance). When bit 3 of VECR is set to 0 after the Quad  
Command Page Program instruction sequence has been received, the memory temporarily  
goes in Extended SPI protocol, and is possible to perform polling instructions (checking the  
WIP bit of the Status Register or the Program/Erase Controller bit of the Flag Status  
Register) or Program/Erase Suspend instruction even if DQ2 is temporarily used in this VPP  
functionality. The memory automatically comes back in QIO-SPI protocol as soon as the  
VPP pin goes Low.  
5.3.4  
Subsector Erase, Sector Erase and Bulk Erase  
Similar to the Extended SPI protocol, Subsector Erase (SSE)(1), the Sector Erase (SE) and  
the Bulk Erase (BE) instructions are used to erase the memory in the QIO-SPI protocol.  
These instructions start an internal Erase cycle (of duration tSSE, tSE or tBE).  
The Erase instruction must be preceded by a Write Enable (WREN) instruction.  
The erase instructions are transmitted across 4 data lines unless the VPP is raised to  
VPPH.  
The VPP can be raised to VPPH to decrease erasing time, provided that the bit 3 of the  
VECR has been set to 0 in advance. In this case, after the erase instruction sequence has  
been received, the memory temporarily goes in extended SPI protocol, and it is possible to  
perform polling instructions (checking the WIP bit of the Status Register or the  
Program/Erase Controller bit of the Flag Status Register) or Program/Erase Suspend  
instruction even if DQ2 is temporarily used in this VPP functionality. The memory  
automatically comes back in QIO-SPI protocol as soon as the VPP pin goes Low.  
Note:  
Subsector Erase is only available on the 8 Bottom (Top) boot sectors, and is not available in  
uniform architecture parts  
5.3.5  
Polling during a Write, Program or Erase cycle  
It is possible to check if the internal write, program or erase operation is completed, by  
polling the dedicated register bits of the Read Status Register (RDSR) or Read Flag Status  
Register (FSR).  
When the Program or Erase cycle is performed with the VPP, the device temporarily goes in  
single I/O SPI mode. The protocol became again QIO-SPI as soon as the VPP pin voltage  
goes low.  
30/185