欢迎访问ic37.com |
会员登录 免费注册
发布采购

PC28F512P30BF 参数 Datasheet PDF下载

PC28F512P30BF图片预览
型号: PC28F512P30BF
PDF下载: 下载PDF文件 查看货源
内容描述: 美光并行NOR闪存的嵌入式存储器( P30-65nm ) [Micron Parallel NOR Flash Embedded Memory (P30-65nm)]
分类和应用: 闪存存储内存集成电路
文件页数/大小: 92 页 / 1225 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号PC28F512P30BF的Datasheet PDF文件第52页浏览型号PC28F512P30BF的Datasheet PDF文件第53页浏览型号PC28F512P30BF的Datasheet PDF文件第54页浏览型号PC28F512P30BF的Datasheet PDF文件第55页浏览型号PC28F512P30BF的Datasheet PDF文件第57页浏览型号PC28F512P30BF的Datasheet PDF文件第58页浏览型号PC28F512P30BF的Datasheet PDF文件第59页浏览型号PC28F512P30BF的Datasheet PDF文件第60页  
512Mb, 1Gb, 2Gb: P30-65nm
Common Flash Interface
Table 26: Burst Read Information (Continued)
Hex Offset
P = 10Ah
Length
1
Description
Synchronous mode read capability configuration
1:
Bits 3 - 7 = Reserved.
Bits 0 - 2 = n where 2
n+1
hex value represents the
maximum number of continuous synchronous
reads when the device is configured for its maxi-
mum word width.
A value of 07h indicates that the device is capa-
ble of continuous linear bursts that will output
data until the internal burst counter reaches the
end of the device’s burstable address space.
This fields’s 3-bit value can be written directly to
the Read Configuration Register bits 0 - 2 if the
device is configured for its maximum word width.
See offset 28h for word width to determine the
burst data output width.
Synchronous mode read capability configuration
2.
Synchronous mode read capability configuration
3.
Synchronous mode read capability configuration
4.
Address
129:
Hex
Code
- -01
ASCII Value
(DQ[7:0])
(P+1F)h
4
(P+20)h
(P+21)h
(P+22)
1
1
1
12A:
12B:
12C:
- -02
- -03
- -07
8
16
Continued
Table 27: Partition and Block Erase Region Information
Hex Offset
P = 10Ah
Bottom
(P+23)h
Top
(P+23)h
Address
Length
1
Bottom
12D:
Top
12D:
Description
Optional Flash features and commands
Number of device hardware-partition regions
within the device:
x = 0: a single hardware partition device (no
fields follow).
x specifies the number of device partition regions
containing one or more contiguous erase block
regions
PDF: 09005aef845667b3
p30_65nm_MLC_512Mb-1gb_2gb.pdf - Rev. B 12/13 EN
56
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2013 Micron Technology, Inc. All rights reserved.