欢迎访问ic37.com |
会员登录 免费注册
发布采购

V53C8125H 参数 Datasheet PDF下载

V53C8125H图片预览
型号: V53C8125H
PDF下载: 下载PDF文件 查看货源
内容描述: 超高性能, 128K ×8的快速页面模式的CMOS动态RAM [ULTRA-HIGH PERFORMANCE, 128K X 8 FAST PAGE MODE CMOS DYNAMIC RAM]
分类和应用:
文件页数/大小: 17 页 / 970 K
品牌: MOSEL [ MOSEL VITELIC, CORP ]
 浏览型号V53C8125H的Datasheet PDF文件第2页浏览型号V53C8125H的Datasheet PDF文件第3页浏览型号V53C8125H的Datasheet PDF文件第4页浏览型号V53C8125H的Datasheet PDF文件第5页浏览型号V53C8125H的Datasheet PDF文件第6页浏览型号V53C8125H的Datasheet PDF文件第7页浏览型号V53C8125H的Datasheet PDF文件第8页浏览型号V53C8125H的Datasheet PDF文件第9页  
MOSEL VITELIC
V53C8125H
ULTRA-HIGH PERFORMANCE,
128K X 8 FAST PAGE MODE
CMOS DYNAMIC RAM
PRELIMINARY
HIGH PERFORMANCE
Max. RAS Access Time, (t
RAC
)
Max. Column Address Access Time, (t
CAA
)
Min. Fast Page Mode Cycle Time, (t
PC
)
Min. Read/Write Cycle Time, (t
RC
)
30
30 ns
16 ns
19 ns
65 ns
35
35 ns
18 ns
21 ns
70 ns
40
40 ns
20 ns
23 ns
75 ns
45
45 ns
22 ns
25 ns
80 ns
50
50 ns
24 ns
28 ns
90 ns
Features
s
128K x 8-bit organization
s
RAS access time: 30, 35, 40, 45, 50 ns
s
Fast Page Mode supports sustained data rates
up to 53 MHz
s
Read-Modify-Write, RAS-Only Refresh,
CAS-Before-RAS Refresh capability
s
Refresh Interval: 256 cycles/8 ms
s
Available in 26/24 pin 300 mil SOJ and 28 pin
TSOP-I packages
Description
The V53C8125H is a high speed 131,072 x 8 bit
CMOS dynamic random access memory. The
V53C8125H offers a combination of features: Fast
Page Mode for high data bandwidth, fast usable
speed, CMOS standby current.
All inputs and outputs are TTL compatible. Input
and output capacitances are significantly lowered to
allow increased system performance. Fast Page
Mode operation allows random access of up to 512
columns (x9) bits within a row with cycle times as
short as 19 ns. Because of static circuitry, the CAS
clock is not in the critical timing path. The flow-
through column address latches allow address
pipelining while relaxing many critical system timing
requirements for fast usable speed. These features
make the V53C8125H ideally suited for graphics,
digital signal processing and high performance pe-
ripherals.
Device Usage Chart
Operating
Temperature
Range
0
°
C to 70
°
C
Package Outline
K
T
30
Access Time (ns)
35
40
45
50
Power
Std.
Temperature
Mark
Blank
.
.
.
.
1
.
.
.
.
V53C8125H Rev. 1.7 August 1998