欢迎访问ic37.com |
会员登录 免费注册
发布采购

V54C365164VC 参数 Datasheet PDF下载

V54C365164VC图片预览
型号: V54C365164VC
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能166/143/125 MHz的3.3伏4M ×16的同步DRAM 4个bank X为1Mbit ×16 [HIGH PERFORMANCE 166/143/125 MHz 3.3 VOLT 4M X 16 SYNCHRONOUS DRAM 4 BANKS X 1Mbit X 16]
分类和应用: 动态存储器
文件页数/大小: 54 页 / 1570 K
品牌: MOSEL [ MOSEL VITELIC, CORP ]
 浏览型号V54C365164VC的Datasheet PDF文件第2页浏览型号V54C365164VC的Datasheet PDF文件第3页浏览型号V54C365164VC的Datasheet PDF文件第4页浏览型号V54C365164VC的Datasheet PDF文件第5页浏览型号V54C365164VC的Datasheet PDF文件第6页浏览型号V54C365164VC的Datasheet PDF文件第7页浏览型号V54C365164VC的Datasheet PDF文件第8页浏览型号V54C365164VC的Datasheet PDF文件第9页  
MOSEL VITELIC
V54C365164VC
HIGH PERFORMANCE 166/143/125 MHz
3.3 VOLT 4M X 16 SYNCHRONOUS DRAM
4 BANKS X 1Mbit X 16
PRELIMINARY
6
System Frequency (f
CK
)
Clock Cycle Time (t
CK3
)
Clock Access Time (t
AC3
) CAS Latency = 3
Clock Access Time (t
AC2
) CAS Latency = 2
Clock Access Time (t
AC1
) CAS Latency = 1
166 MHz
6 ns
5.4 ns
5.5 ns
13 ns
7
143 MHz
7 ns
5.4 ns
5.5 ns
13 ns
8PC
125 MHz
8 ns
6 ns
6 ns
13 ns
I
4 banks x 1Mbit x 16 organization
I
High speed data transfer rates up to 166 MHz
I
Full Synchronous Dynamic RAM, with all signals
referenced to clock rising edge
I
Single Pulsed RAS Interface
I
Data Mask for byte Control
I
Four Banks controlled by BA0 & BA1
I
Programmable CAS Latency: 1, 2, & 3
I
Programmable Wrap Sequence: Sequential or
Interleave
I
Programmable Burst Length:
1, 2, 4, 8 and full page for Sequential Type
1, 2, 4, 8 for Interleave Type
I
Multiple Burst Read with Single Write Operation
I
Automatic and Controlled Precharge Command
I
Random Column Address every CLK (1-N Rule)
I
Suspend Mode and Power Down Mode
I
Auto Refresh and Self Refresh
I
Refresh Interval: 4096 cycles/64 ms
I
Available in 54 Pin 400 mil TSOP-II
I
LVTTL Interface
I
Single +3.3 V
±
0.3 V Power Supply
Features
Description
The V54C365164VC is a four bank Synchronous
DRAM organized as 4 banks x 1Mbit x 16. The
V54C365164VC achieves high speed data transfer
rates up to 166 MHz by employing a chip architec-
ture that prefetches multiple bits and then synchro-
nizes the output data to a system clock
All of the control, address, data input and output
circuits are synchronized with the positive edge of
an externally supplied clock.
Operating the four memory banks in an inter-
leaved fashion allows random access operation to
occur at higher rate than is possible with standard
DRAMs. A sequential and gapless data rate of up to
166 MHz is possible depending on burst length,
CAS latency and speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
0
°
C to 70
°
C
Package Outline
T
Access Time (ns)
6
Power
Std.
7
8PC
L
Temperature
Mark
Blank
V54C365164VC Rev. 0.8 July 2001
1