欢迎访问ic37.com |
会员登录 免费注册
发布采购

M29W064FT70N3F 参数 Datasheet PDF下载

M29W064FT70N3F图片预览
型号: M29W064FT70N3F
PDF下载: 下载PDF文件 查看货源
内容描述: 64兆位( 8兆比特×8或4兆位×16 ,网页,引导块) 3 V电源闪存 [64 Mbit (8 Mbit x 8 or 4 Mbit x 16, page, boot block) 3 V supply Flash memory]
分类和应用: 闪存内存集成电路光电二极管
文件页数/大小: 69 页 / 1265 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M29W064FT70N3F的Datasheet PDF文件第25页浏览型号M29W064FT70N3F的Datasheet PDF文件第26页浏览型号M29W064FT70N3F的Datasheet PDF文件第27页浏览型号M29W064FT70N3F的Datasheet PDF文件第28页浏览型号M29W064FT70N3F的Datasheet PDF文件第30页浏览型号M29W064FT70N3F的Datasheet PDF文件第31页浏览型号M29W064FT70N3F的Datasheet PDF文件第32页浏览型号M29W064FT70N3F的Datasheet PDF文件第33页  
M29W064FT, M29W064FB  
Status register  
5
Status register  
Bus read operations from any address always read the status register during program and  
erase operations. It is also read during erase suspend when an address within a block being  
erased is accessed.  
The bits in the status register are summarized in Table 9: Status register bits.  
5.1  
Data polling bit (DQ7)  
The data polling bit can be used to identify whether the program/erase controller has  
successfully completed its operation or if it has responded to an erase suspend. The data  
polling bit is output on DQ7 when the status register is read.  
During program operations the data polling bit outputs the complement of the bit being  
programmed to DQ7. After successful completion of the program operation the memory  
returns to read mode and bus read operations from the address just programmed output  
DQ7, not its complement.  
During erase operations the data polling bit outputs ’0’, the complement of the erased state  
of DQ7. After successful completion of the erase operation the memory returns to read  
mode.  
In erase suspend mode the data polling bit will output a ’1’ during a bus read operation  
within a block being erased. The data polling bit will change from a ’0’ to a ’1’ when the  
program/erase controller has suspended the erase operation.  
Figure 3: Data polling flowchart, gives an example of how to use the data polling bit. A valid  
address is the address being programmed or an address within the block being erased.  
5.2  
Toggle bit (DQ6)  
The toggle bit can be used to identify whether the program/erase controller has successfully  
completed its operation or if it has responded to an erase suspend. The toggle bit is output  
on DQ6 when the status register is read.  
During program and erase operations the toggle bit changes from ’0’ to ’1’ to ’0’, etc., with  
successive bus read operations at any address. After successful completion of the operation  
the memory returns to read mode.  
During erase suspend mode the toggle bit will output when addressing a cell within a block  
being erased. The toggle bit will stop toggling when the program/erase controller has  
suspended the erase operation.  
Figure 4: Toggle flowchart, gives an example of how to use the toggle bit.  
29/69