欢迎访问ic37.com |
会员登录 免费注册
发布采购

M29W160ET90N6T 参数 Datasheet PDF下载

M29W160ET90N6T图片预览
型号: M29W160ET90N6T
PDF下载: 下载PDF文件 查看货源
内容描述: 16兆位(2MB ×8或1Mb的X16 ,引导块) 3V供应闪存 [16 Mbit (2Mb x8 or 1Mb x16, Boot Block) 3V Supply Flash Memory]
分类和应用: 闪存
文件页数/大小: 40 页 / 1035 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M29W160ET90N6T的Datasheet PDF文件第13页浏览型号M29W160ET90N6T的Datasheet PDF文件第14页浏览型号M29W160ET90N6T的Datasheet PDF文件第15页浏览型号M29W160ET90N6T的Datasheet PDF文件第16页浏览型号M29W160ET90N6T的Datasheet PDF文件第18页浏览型号M29W160ET90N6T的Datasheet PDF文件第19页浏览型号M29W160ET90N6T的Datasheet PDF文件第20页浏览型号M29W160ET90N6T的Datasheet PDF文件第21页  
M29W160ET, M29W160EB  
Table 6. Program, Erase Times and Program, Erase Endurance Cycles  
(1,2)  
(2)  
Parameter  
Min  
Unit  
s
Typ  
29  
Max  
(3)  
Chip Erase  
120  
(4)  
Block Erase (64 KBytes)  
Erase Suspend Latency Time  
Program (Byte or Word)  
0.8  
20  
13  
26  
13  
s
6
(4)  
µs  
µs  
s
25  
(3)  
(3)  
200  
120  
60  
Chip Program (Byte by Byte)  
(3)  
Chip Program (Word by Word)  
Program/Erase Cycles (per Block)  
Data Retention  
s
100,000  
20  
cycles  
years  
Note: 1. Typical values measured at room temperature and nominal voltages.  
2. Sampled, but not 100% tested.  
3. Maximum value measured at worst case conditions for both temperature and V after 100,000 program/erase cycles .  
CC  
4. Maximum value measured at worst case conditions for both temperature and V  
.
CC  
STATUS REGISTER  
Bus Read operations from any address always  
read the Status Register during Program and  
Erase operations. It is also read during Erase Sus-  
pend when an address within a block being erased  
is accessed.  
Toggle Bit (DQ6). The Toggle Bit can be used to  
identify whether the Program/Erase Controller has  
successfully completed its operation or if it has re-  
sponded to an Erase Suspend. The Toggle Bit is  
output on DQ6 when the Status Register is read.  
The bits in the Status Register are summarized in  
Table 7, Status Register Bits.  
During Program and Erase operations the Toggle  
Bit changes from ’0’ to ’1’ to ’0’, etc., with succes-  
sive Bus Read operations at any address. After  
successful completion of the operation the memo-  
ry returns to Read mode.  
During Erase Suspend mode the Toggle Bit will  
output when addressing a cell within a block being  
erased. The Toggle Bit will stop toggling when the  
Program/Erase Controller has suspended the  
Erase operation.  
If any attempt is made to erase a protected block,  
the operation is aborted, no error is signalled and  
DQ6 toggles for approximately 100µs. If any at-  
tempt is made to program a protected block or a  
suspended block, the operation is aborted, no er-  
ror is signalled and DQ6 toggles for approximately  
1µs.  
Data Polling Bit (DQ7). The Data Polling Bit can  
be used to identify whether the Program/Erase  
Controller has successfully completed its opera-  
tion or if it has responded to an Erase Suspend.  
The Data Polling Bit is output on DQ7 when the  
Status Register is read.  
During Program operations the Data Polling Bit  
outputs the complement of the bit being pro-  
grammed to DQ7. After successful completion of  
the Program operation the memory returns to  
Read mode and Bus Read operations from the ad-  
dress just programmed output DQ7, not its com-  
plement.  
During Erase operations the Data Polling Bit out-  
puts ’0’, the complement of the erased state of  
DQ7. After successful completion of the Erase op-  
eration the memory returns to Read Mode.  
Figure 8, Data Toggle Flowchart, gives an exam-  
ple of how to use the Data Toggle Bit.  
In Erase Suspend mode the Data Polling Bit will  
output a ’1’ during a Bus Read operation within a  
block being erased. The Data Polling Bit will  
change from a ’0’ to a ’1’ when the Program/Erase  
Controller has suspended the Erase operation.  
Figure 7, Data Polling Flowchart, gives an exam-  
ple of how to use the Data Polling Bit. A Valid Ad-  
dress is the address being programmed or an  
address within the block being erased.  
Error Bit (DQ5). The Error Bit can be used to  
identify errors detected by the Program/Erase  
Controller. The Error Bit is set to ’1’ when a Pro-  
gram, Block Erase or Chip Erase operation fails to  
write the correct data to the memory. If the Error  
Bit is set a Read/Reset command must be issued  
before other commands are issued. The Error bit  
is output on DQ5 when the Status Register is read.  
17/40