欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11BF840F 参数 Datasheet PDF下载

N25Q128A11BF840F图片预览
型号: N25Q128A11BF840F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存存储
文件页数/大小: 185 页 / 5831 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号N25Q128A11BF840F的Datasheet PDF文件第27页浏览型号N25Q128A11BF840F的Datasheet PDF文件第28页浏览型号N25Q128A11BF840F的Datasheet PDF文件第29页浏览型号N25Q128A11BF840F的Datasheet PDF文件第30页浏览型号N25Q128A11BF840F的Datasheet PDF文件第32页浏览型号N25Q128A11BF840F的Datasheet PDF文件第33页浏览型号N25Q128A11BF840F的Datasheet PDF文件第34页浏览型号N25Q128A11BF840F的Datasheet PDF文件第35页  
N25Q128 - 1.8 V  
Operating features  
5.3.6  
Read and Modify registers  
The read and modify register instructions are available and behave in QIO-SPI protocol  
exactly as they do in Extended SPI protocol, the only difference is that instruction codes,  
addresses and output data are transmitted across 4 data lines.  
5.3.7  
Active Power and Standby Power modes  
Exactly as in Extended SPI protocol, when Chip Select (S) is Low, the device is selected,  
and in the Active Power mode. When Chip Select (S) is High, the device is deselected, but  
could remain in the Active Power mode until all internal (Program, Erase, Write) Cycles  
have completed. The device then goes in to the Standby Power mode. The device  
consumption drops to ICC1.  
5.3.8  
5.3.9  
HOLD (or Reset) condition  
The HOLD (Hold) feature (or Reset feature, for parts having the reset functionality instead of  
hold) is disabled in QIO-SPI protocol when the device is selected: the Hold (or Reset)/ DQ3  
pin always behaves as an I/O pin (DQ3 function) when the device is deselected. For parts  
with reset functionality, it is still possible to reset the memory when it is deselected (C signal  
high).  
VPP pin Enhanced Supply Voltage feature  
It is possible in the QIO-SPI protocol to use the VPP pin as an enhanced supply voltage, but  
the intention to use VPP as accelerated supply voltage must be declared by setting bit 3 of  
the VECR to 0.  
In this case, to accelerate the Program cycle the VPP pin must be raised to VPPH after the  
device has received the last data to be programmed within 200ms. If the VPP is not raised  
within 200ms, the program operation starts with the standard internal cycle speed as if the  
Vpp high voltage were not used, and a flag error appears on Flag Status Register bit 3".  
31/185