欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11BF840F 参数 Datasheet PDF下载

N25Q128A11BF840F图片预览
型号: N25Q128A11BF840F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存存储
文件页数/大小: 185 页 / 5831 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号N25Q128A11BF840F的Datasheet PDF文件第86页浏览型号N25Q128A11BF840F的Datasheet PDF文件第87页浏览型号N25Q128A11BF840F的Datasheet PDF文件第88页浏览型号N25Q128A11BF840F的Datasheet PDF文件第89页浏览型号N25Q128A11BF840F的Datasheet PDF文件第91页浏览型号N25Q128A11BF840F的Datasheet PDF文件第92页浏览型号N25Q128A11BF840F的Datasheet PDF文件第93页浏览型号N25Q128A11BF840F的Datasheet PDF文件第94页  
Instructions  
N25Q128 - 1.8 V  
same page (from the address whose 8 least significant bits (A7-A0) are all zero). Chip  
Select (S) must be driven Low for the entire duration of the sequence.  
If more than 256 bytes are sent to the device, previously latched data are discarded and the  
last 256 data bytes are guaranteed to be programmed correctly within the same page. If less  
than 256 data bytes are sent to device, they are correctly programmed at the requested  
addresses without having any effects on the other bytes of the same page.  
For optimized timings, it is recommended to use the Page Program (PP) instruction to  
program all consecutive targeted bytes in a single sequence versus using several Page  
Program (PP) sequences with each containing only a few bytes. See Table 33.: AC  
Characteristics.  
Chip Select (S) must be driven High after the eighth bit of the last data byte has been  
latched in, otherwise the Page Program (PP) instruction is not executed.  
As soon as Chip Select (S) is driven High, the self-timed Page Program cycle (whose  
duration is top) is initiated. While the Page Program cycle is in progress, the Status Register  
and the Flag Status Register may be read to check if the internal modify cycle is finished. At  
some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is  
reset.  
A Page Program (PP) instruction applied to a page which is protected by the Block Protect  
(BP3,BP2, BP1, BP0 and TB) bits is not executed.  
Page Program cycle can be paused by mean of Program/Erase Suspend (PES) instruction  
and resumed by mean of Program/Erase Resume (PER) instruction.  
90/185