■ MG113P/114P/115P/73P/74P/75P ■ ––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––––
DC Characteristics (V Core = 2.25 to 2.75 V, V I/O = 3.0 to 3.6 V, V = 0 V, T = -40° to +125°C)
DD
DD
SS
j
Rated Value
[1]
Parameter
High-level input voltage
Symbol
VIH
Conditions
Min.
2.0
Typ.
Max.
VDD + 0.3
0.8
2.0
–
Unit
TTL input (normal), VDD=VDD I/O
TTL input (normal)
TTL input
–
–
Low-level input voltage
VIL
-0.3
–
TTL- level Schmitt
Trigger input buffer
Threshold voltage
Vt+
1.5
1.0
0.5
–
Vt-
0.7
∆Vt
VOH
Vt+ - Vt-
0.4
–
V
High-level output voltage (Output buffer)
Low-level output voltage (Output buffer)
High-level input current (Input buffer)
Low-level input current (Normal input buffer)
IOH = -100 µA, VDD=VDD I/O
VDD - 0.2
2.35
–
–
I
OH = -1, -2, -4, -6, -8, -12, -24 mA
IOL = 100 µA
OL = 1, 2, 4, 6, 8, 12, 24 mA
VIH = VDD
IH = VDD (50-kΩ pull-down)
VIL = VSS
–
–
VOL
–
0.2
0.45
50
I
–
–
IIH
–
–
V
10
66
–
200
50
µA
mA
µA
IIL
-50
-200
-3.3
-50
10
V
V
IL = VSS (50-kΩ pull-up)
IL = VSS (3-kΩ pull-up)
-66
-1.1
–
-10
-0.3
50
3-state output leakage current
(Normal input buffer)
IOZH
VOH = VDD
OH = VDD (50-kΩ pull-down)
VOL = VSS
V
66
–
200
50
IOZL
-50
-200
-3.3
V
OL = VSS (50-kΩ pull-up)
OL = VSS (3-kΩ pull-up)
-66
-1.1
-10
-0.3
V
mA
µA
Stand-by current [2]
IDDQ
Output open, VIH = VDD, VIL = VSS
Design Dependent
1. Typical condition is VDD I/O = 2.5 V, VDD Core = 2.5 V, and Tj = 25°C for a typical process.
2. RAM/ROM should be in powerdown mode.
8
Oki Semiconductor