欢迎访问ic37.com |
会员登录 免费注册
发布采购

MSM80C85AHGS 参数 Datasheet PDF下载

MSM80C85AHGS图片预览
型号: MSM80C85AHGS
PDF下载: 下载PDF文件 查看货源
内容描述: 8位CMOS微处理器 [8-Bit CMOS MICROPROCESSOR]
分类和应用: 微控制器和处理器外围集成电路微处理器装置时钟
文件页数/大小: 29 页 / 209 K
品牌: OKI [ OKI ELECTRONIC COMPONETS ]
 浏览型号MSM80C85AHGS的Datasheet PDF文件第3页浏览型号MSM80C85AHGS的Datasheet PDF文件第4页浏览型号MSM80C85AHGS的Datasheet PDF文件第5页浏览型号MSM80C85AHGS的Datasheet PDF文件第6页浏览型号MSM80C85AHGS的Datasheet PDF文件第8页浏览型号MSM80C85AHGS的Datasheet PDF文件第9页浏览型号MSM80C85AHGS的Datasheet PDF文件第10页浏览型号MSM80C85AHGS的Datasheet PDF文件第11页  
¡ Semiconductor
MSM80C85AHRS/GS/JS
For RST 7.5, only a pulse is required to set an internal flip-flop which generates the internal
interrupt request. The RST 7.5 request flip-flop remains set until the request is serviced. Then
it is reset automatically, This flip-flop may also be reset by using the SIM instruction or by
issuing a
RESET IN
to the MSM80C85AH. The RST 7.5 internal flip-flop will be set by a pulse
on the RST 7.5 pin even when the RST 7.5 interrupt is masked out.
The interrupts are arranged in a flixed priority that determines which interrupt is to be
recognized if more than one is pending, as follows: TRAP-highest priority, RST 7.5, RST 6.5, RST
5.5, INTR-lowest priority. This priority scheme does not take into account the priority of a
routine that was started by a higher priority interrupt. RST 5.5 can interrupt an RST 7.5 routine
if the interrupt are re-enabled before the end of the RST 7.5 routine.
The TRAP interrupt is useful for catastrophic evens such as power failure or bus error. The
TRAP input is recognized just as any other interrupt but has the highest priority. It is not
affected by any flag or mask. The TRAP input is both edge and level sensitive. The TRAP input
must go high and remain high until it is acknowledged. It will not be recognized again until it
goes low, then high again. This avoids any false triggering due to noise or logic glitches. Figure
3 illustrates the TRAP interrupt request circuitry within the MSM80C85AH. Note that the
servicing of any interrupt (TRAP, RST 7.5, RST 6.5, RST 5.5,INTR) disables all future interrupts
(except TRAPs) until an El instruction is executed.
The TRAP interrupt is special in that it disables interrupts, but preserves the previous interrupt
enable status. Performing the first RIM instruction following a TRAP interrupt allows you to
determine whether interrupts were enabled or disabled prior to the TRAP. All subsequent RIM
instructions provide current interrupt enable status. Performing a RIM instruction following
INTR or RST 5.5-7.5 will provide current interrupt Enable status, revealing that Interrupts are
disabled.
The serial I/O system is also controlled by the RIM and SIM instructions. SID is read by RIM,
and SIM sets the SOD data.
External TRAP
Interrupt Request
Inside the MSM80C85AH
TRAP
RESET
RESET IN
Schmitt
Trigger
TRAP
D
CLK
Interrupt
Request
+5 V
Internal
TRAP
Acknowledge
Q
D
F/F
Clear
TRAP F.F
Figure 3 Trap and
RESET IN
Circuit
7/29