LV77D Series 3.3 V
LVDS Clock Oscillators
April 2007
Mechanical:
Inches
A
B
C
D
1
E
1
F
1
G
1
H
1
I
1
Contacts
:
Gold 11.8
μinches
0.3
μm
minimum over
Nickel 50 to 350
μinches
1.27 to 8.89
μm
1
mm
7.00 +0.15
_
5.00 +0.15
_
1.70 max
0.96
5.08
0.10
1.27
1.40
0.60
0.10R
0.20R
0.276 +0.006
_
0.197 +0.006
_
0.067 max
0.038
0.200
0.004
0.050
0.055
0.024
0.004R
0.008R
Typical dimensions
J
1
K
1
Not to Scale
Pad
1
Function
Output
Enable/Disable
No connect
Ground (GND)
Output
Output*
Supply Voltage
(V
CC
)
Note
When this pad is not connected the oscillator shall operate.
When this pad is <0.30 volts, the output will be inhibited (high impedance state.)
Recommend connecting this pad to V
CC
if the oscillator is to be always on.
There is no internal connection to this pad
2
3
4
5
6
The outputs must be terminated, 100 ohms between the outputs is the ideal
termination.
Recommend connecting appropriate power supply bypass capacitors as close as
possible.
Layout and application information
Recommend connecting Pad 1 and Pad 2 together to permit the design to accept Enable/Disable on both
input pads
For Optimum Jitter Performance, Pletronics recommends:
•
a ground plane under the device
•
no large transient signals (both current and voltage) should be routed under the device
•
do not layout near a large magnetic field such as a high frequency switching power supply
•
do not place near piezoelectric buzzers or mechanical fans.
www.pletronics.com
425-776-1880
6