欢迎访问ic37.com |
会员登录 免费注册
发布采购

P600-27TSC 参数 Datasheet PDF下载

P600-27TSC图片预览
型号: P600-27TSC
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗3 XO输出10MHz至52MHz的 [Low Power 3 Outputs XO 10MHz to 52MHz]
分类和应用: 石英晶振
文件页数/大小: 4 页 / 196 K
品牌: PLL [ PHASELINK CORPORATION ]
 浏览型号P600-27TSC的Datasheet PDF文件第2页浏览型号P600-27TSC的Datasheet PDF文件第3页浏览型号P600-27TSC的Datasheet PDF文件第4页  
Preliminary
PLL600-27T/-37T
Low Power 3 Outputs XO 10MHz to 52MHz
FEATURES
3 CMOS outputs with OE tri-state control
Low current consumption:
PLL600-27T: <4.5mA @ 27MHz with standard
CMOS buffer (3.3V)
PLL600-37T: <3.0mA @ 27MHz with CMOS
compatible Clipped buffer, offering
the lowest current consumption
(3.3V)
10 to 52MHz fundamental crystal input.
Low phase noise (-130 dBc @ 10kHz offset).
Low jitter (RMS): 2.5ps period jitter.
12mA drive capability at TTL output.
1.62V to 3.63V DC operation.
Available in 8 pin SOIC.
PIN ASSIGNMENT
XIN/FIN
OE^
CLK1
GND
1
PLL600-X7T
2
3
4
8
7
6
5
XOUT
CLK0
VDD
CLK2
^: Denotes internal Pull-up
DESCRIPTION
The PLL600-27T/-37T form a low cost family of XO
IC’s, designed to replace multiple XO solutions sav-
ing the cost and board space of clock distribution
buffers. In addition, they provide among the lowest
current on the market for the 10MHz to 52MHz
range. They accept input crystals from 10 to 52MHz
(fundamental resonant mode) and provide low phase
noise (<-130dBc at 10kHz offset at 30MHz), and very
low jitter (2.5 ps RMS period jitter) outputs.
BLOCK DIAGRAM
XIN/FIN
XOUT
XTAL
OSC
CLK0
CLK1
CLK2
OE
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 08/12/04 Page 1