欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7384-BI 参数 Datasheet PDF下载

PM7384-BI图片预览
型号: PM7384-BI
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理84P672 [FRAME ENGINE AND DATA LINK MANAGER 84P672]
分类和应用:
文件页数/大小: 358 页 / 2808 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7384-BI的Datasheet PDF文件第304页浏览型号PM7384-BI的Datasheet PDF文件第305页浏览型号PM7384-BI的Datasheet PDF文件第306页浏览型号PM7384-BI的Datasheet PDF文件第307页浏览型号PM7384-BI的Datasheet PDF文件第309页浏览型号PM7384-BI的Datasheet PDF文件第310页浏览型号PM7384-BI的Datasheet PDF文件第311页浏览型号PM7384-BI的Datasheet PDF文件第312页  
PM7384 FREEDM-84P672
DATA SHEET
PMC-1990445
ISSUE 5
FRAME ENGINE AND DATA LINK MANAGER 84P672
unused register bits must be written with logic zero. Reading back unused
bits can produce either a logic one or a logic zero; hence unused register bits
should be masked off by software when read.
2. Writable test mode register bits are not initialized upon reset unless otherwise
noted.
12.2 JTAG Test Port
The FREEDM-84P672 JTAG Test Access Port (TAP) allows access to the TAP
controller and the 4 TAP registers: instruction, bypass, device identification and
boundary scan. Using the TAP, device input logic levels can be read, device
outputs can be forced, the device can be identified and the device scan path can
be bypassed. For more details on the JTAG port, please refer to the Operations
section.
Table 41 – Instruction Register
Length - 3 bits
Instructions
EXTEST
IDCODE
SAMPLE
BYPASS
BYPASS
STCTEST
BYPASS
BYPASS
Selected Register
Boundary Scan
Identification
Boundary Scan
Bypass
Bypass
Boundary Scan
Bypass
Bypass
Instruction Code IR[2:0]
000
001
010
011
100
101
110
111
12.2.1 Identification Register
Length - 32 bits
Version number - 2H
Part Number - 7384H
Manufacturer's identification code - 0CDH
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
297