8.4
I
2
C Interface
Conditions/Description
Input low voltage
Input high voltage
Input hysteresis
Output low voltage, I
SINK
=3mA
Rise time for SDA and SCL
Output fall time from ViHmin to ViLmax
Input current each I/O pin, 0.1V
DD
<V
i
<0.9V
DD
Capacitance for each I/O pin
SCL clock frequency
2
Parameter
ViL
ViH
Vhys
VoL
t
r
t
of
Ii
Ci
f
SCL
R
PU
t
HDSTA
t
LOW
t
HIGH
t
SUSTA
t
HDDAT
t
SUDAT
t
SUSTD
t
SUF
Min
-0.5
0.7·VDD
0.05·VDD
0
1
20+0.1C
b
1
20+0.1C
b
-10
0
Nom
Max
0.3·VDD
VDD+0.5
0.4
300
250
10
10
400
1000/C
b
1
Units
V
V
V
V
ns
ns
µA
pF
kHz
k
µs
µs
µs
µs
µs
ns
µs
µs
Standard-Mode I C (f
SCL
≤
100kHz)
External pull-up resistor
1
Hold time (repeated) START condition
4.0
Low period of the SCL clock
4.7
High period of the SCL clock
4.0
Setup time for a repeated START condition
4.7
Data hold time
0
Data setup time
250
Setup time for STOP condition
4.0
Bus free time between a STOP and START condition
4.7
2
C
(100kHz < f
Fast-Mode
I
SCL
≤ 400kHz)
External pull-up resistor
Hold time (repeated) START condition
Low period of the SCL clock
High period of the SCL clock
Setup time for a repeated START condition
Data hold time
Data setup time
Setup time for STOP condition
Bus free time between a STOP and START condition
1
0.6
1.3
0.6
0.6
0
100
0.6
1.3
3.45
R
PU
t
HDSTA
t
LOW
t
HIGH
t
SUSTA
t
HDDAT
t
SUDAT
t
SUSTD
t
SUF
300/C
b
1
0.9
k
µs
µs
µs
µs
µs
ns
µs
µs
______________________________________
1
C
b
– bus capacitance in pF, typically from 10pF to 400pF
ZD-00896 Rev. 5.2, 9-Apr-13
www.power-one.com
Page 7 of 36