欢迎访问ic37.com |
会员登录 免费注册
发布采购

PCS5I9350 参数 Datasheet PDF下载

PCS5I9350图片预览
型号: PCS5I9350
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V LVCMOS 1:10 PLL时钟发生器 [3.3V 1:10 LVCMOS PLL Clock Generator]
分类和应用: 时钟发生器
文件页数/大小: 12 页 / 484 K
品牌: PULSECORE [ PulseCore Semiconductor ]
 浏览型号PCS5I9350的Datasheet PDF文件第2页浏览型号PCS5I9350的Datasheet PDF文件第3页浏览型号PCS5I9350的Datasheet PDF文件第4页浏览型号PCS5I9350的Datasheet PDF文件第5页浏览型号PCS5I9350的Datasheet PDF文件第6页浏览型号PCS5I9350的Datasheet PDF文件第7页浏览型号PCS5I9350的Datasheet PDF文件第8页浏览型号PCS5I9350的Datasheet PDF文件第9页  
November 2006
rev 0.3
3.3V 1:10 LVCMOS PLL Clock Generator
Features
Output frequency range: 25 MHz to 200 MHz
Input frequency range: 6.25 MHz to 31.25 MHz
2.5V or 3.3V operation
Split 2.5V/3.3V outputs
± 2.5% max Output duty cycle variation
Nine Clock outputs: Drive up to 18 clock lines
Two reference clock inputs: Xtal or LVCMOS
150pS max output-output skew
Phase-locked loop (PLL) bypass mode
‘SpreadTrak’
Output enable/disable
Pin-compatible with MPC9350 and CY29350.
Industrial temperature range: –40°C to +85°C
32-pin 1.0mm TQFP & LQFP Packages
PCS5I9350
The PCS5I9350 features Xtal and LVCMOS reference
clock inputs and provides nine outputs partitioned in four
banks of 1, 1, 2, and 5 outputs. Bank A divides the VCO
output by 2 or 4 while the other banks divide by 4 or 8 per
SEL(A:D) settings, see Table 2. These dividers allow
output to input ratios of 16:1, 8:1, 4:1, and 2:1. Each
LVCMOS compatible output can drive 50Ω series or
parallel
terminated
transmission
lines.
For
series
terminated transmission lines, each output can drive one or
two traces giving the device an effective fanout of 1:18.
The PLL is ensured stable given that the VCO is configured
to run between 200MHz to 500MHz. This allows a wide
range of output frequencies from 25MHz to 200MHz. The
internal VCO is running at multiples of the input reference
clock set by the feedback divider, see Table 1.
When PLL_EN is LOW, PLL is bypassed and the reference
clock directly feeds the output dividers. This mode is fully
static and the minimum input clock frequency specification
does not apply.
low-voltage
high-performance
Functional Description
The
PCS5I9350
is
a
200MHz PLL-based clock driver designed for high speed
clock distribution applications.
PulseCore Semiconductor Corporation
1715 S. Bascom Ave Suite 200, Campbell, CA 95008
Tel: 408-879-9077
Fax: 408-879-9018
www.pulsecoresemi.com
Notice: The information in this document is subject to change without notice.