欢迎访问ic37.com |
会员登录 免费注册
发布采购

PCS5I9772G-52-ER 参数 Datasheet PDF下载

PCS5I9772G-52-ER图片预览
型号: PCS5I9772G-52-ER
PDF下载: 下载PDF文件 查看货源
内容描述: 2.5V或3.3V , 200兆赫, 12路输出零延迟缓冲器 [2.5V or 3.3V, 200-MHz, 12-Output Zero Delay Buffer]
分类和应用: 晶体时钟发生器微控制器和处理器外围集成电路
文件页数/大小: 15 页 / 579 K
品牌: PULSECORE [ PulseCore Semiconductor ]
 浏览型号PCS5I9772G-52-ER的Datasheet PDF文件第2页浏览型号PCS5I9772G-52-ER的Datasheet PDF文件第3页浏览型号PCS5I9772G-52-ER的Datasheet PDF文件第4页浏览型号PCS5I9772G-52-ER的Datasheet PDF文件第5页浏览型号PCS5I9772G-52-ER的Datasheet PDF文件第6页浏览型号PCS5I9772G-52-ER的Datasheet PDF文件第7页浏览型号PCS5I9772G-52-ER的Datasheet PDF文件第8页浏览型号PCS5I9772G-52-ER的Datasheet PDF文件第9页  
September 2006
rev 0.4
2.5V or 3.3V, 200-MHz, 12-Output Zero Delay Buffer
Features
Output frequency range: 8.33MHz to 200MHz
Input frequency range: 6.25MHz to 125MHz
2.5V or 3.3V operation
Split 2.5V/3.3V outputs
±2% max Output duty cycle variation
12 clock outputs: drive up to 24 clock lines
One feedback output
Three reference clock inputs: crystal or LVCMOS
300pS max output-output skew
Phase-locked loop (PLL) bypass mode
‘SpreadTrak’
Output enable/disable
Pin-compatible with CY29772, MPC9772 and
MPC972
Industrial temperature range: -40°C to +85°C
52 pin 1.0 mm TQFP package
PCS5I9772
The PCS5I9772 features one on-chip crystal oscillator and
two LVCMOS reference clock inputs and provides 12
outputs partitioned in three banks of four outputs each.
Each bank divides the VCO output per SEL(A:C) settings,
see
Functional Table.
These dividers allow output to input ratios of 8:1, 6:1, 5:1,
4:1, 3:1, 8:3, 5:2, 2:1, 5:3, 3:2, 4:3, 5:4, 1:1, and 5:6. Each
LVCMOS-compatible output can drive 50Ω series or
parallel-terminated
transmission
lines.
For
series-
terminated transmission lines, each output can drive one or
two traces, giving the device an effective fanout of 1:24.
The PLL is ensured stable given that the VCO is configured
to run between 200MHz and 500MHz. This allows a wide
range of output frequencies from 8MHz to 200MHz. For
normal operation, the external feedback input, FB_IN, is
connected to the feedback output, FB_OUT. The internal
VCO is running at multiples of the input reference clock set
by the feedback divider, see
Frequency Table.
When PLL_EN is LOW, PLL is bypassed and the reference
low-voltage
high-performance
clock directly feeds the output dividers. This mode is fully
static and the minimum input clock frequency specification
does not apply.
RoHS Compliance
Functional Description
The
PCS5I9772
is
a
200MHz PLL-based zero delay buffer, designed for
high-speed clock-distribution applications.
Block Diagram
XIN
XOUT
VCO_SEL
PLL_EN
REF_SEL
0
TCLK0
TCLK1
TCLK_SEL
FB_IN
0
1
LPF
D
Q
Sync
Frz
QB0
QB1
QB2
QB3
MR#/OE
Power-On
Reset
/4,/6,/8,/12
/4,/6,/8,/10
SELA(0,1)
SELB(0,1)
SELC(0,1)
2
2
2
/2/4,/6,/8
0
/4,/6,/8,/10
/2
Sync Pulse
FB_SEL(0,1)
SCLK
SDATA
INV_CLK
Output Disable
Circuitry
2
Data Generator
D
12
Q
Sync
Frz
SYNC
1
D
Q
D
Q
Sync
Frz
QC2
QC3
FB_OUT
D
Q
Sync
Frz
QC0
QC1
Phase
Detector
VCO
1
D
Q
Sync
Frz
QA0
QA1
QA2
QA3
FB_SEL2
Sync
Frz
PulseCore Semiconductor Corporation
1715 S. Bascom Ave Suite 200, Campbell, CA 95008
Tel: 408-879-9077
Fax: 408-879-9018
www.pulsecoresemi.com
Notice: The information in this document is subject to change without notice.