欢迎访问ic37.com |
会员登录 免费注册
发布采购

P1757ME-30QLM 参数 Datasheet PDF下载

P1757ME-30QLM图片预览
型号: P1757ME-30QLM
PDF下载: 下载PDF文件 查看货源
内容描述: 完整的嵌入式CPU子系统 [COMPLETE EMBEDDED CPU SUBSYSTEM]
分类和应用:
文件页数/大小: 34 页 / 651 K
品牌: PYRAMID [ PYRAMID SEMICONDUCTOR CORPORATION ]
 浏览型号P1757ME-30QLM的Datasheet PDF文件第2页浏览型号P1757ME-30QLM的Datasheet PDF文件第3页浏览型号P1757ME-30QLM的Datasheet PDF文件第4页浏览型号P1757ME-30QLM的Datasheet PDF文件第5页浏览型号P1757ME-30QLM的Datasheet PDF文件第6页浏览型号P1757ME-30QLM的Datasheet PDF文件第7页浏览型号P1757ME-30QLM的Datasheet PDF文件第8页浏览型号P1757ME-30QLM的Datasheet PDF文件第9页  
PACE1757M/ME
COMPLETE EMBEDDED CPU SUBSYSTEM
FEATURES
Implements complete MIL-STD-1750A ISA including
optional MMU, MFSR, and BPU functions.
Two throughput options:
P1757M 2.5MIPS USAF Dais Mix (Inc.Flt.Pt.)@40 MHz
P1757ME 3.6MIPS USAF Dais Mix (Inc.Flt.Pt.)@40 MHz
Programmable memory and I/O data wait
state generation permits up to four different
memory speeds in the same system.
Programmable address wait states.
Sixteen levels of interrupts are provided per
MIL-STD-1750A. Interrupts can be either
edge- or level-sensitive.
Fault detection and handling
Programmable detection of unimplemented
memory or illegal I/O addresses.
Full implementation of MIL-STD-1750A fault
register.
External address error detection.
Testability and diagnostics.
First falling address and data registers.
Built in test - runs automatically at power on
and after each reset. All hardware blocks
and external busses examined. Hardware
pass/fail for catastrophic failures. Status
register indicates failed test.
Console operating mode which allows
operator to examine and change contents of
registers within the CPU, any system
memory location, or the I/O subsystems.
Single 144-pin Quad straight lead or Gullwing
1.5 square inches of board surface.
Operating temperature range -55 to +125°C;
single 5V ± 10% V
CC
power supply; power
dissipation < 1.9W (worst case at 40 MHz).
All MIL-STD-1750A data formats and address
types implemented.
P1757ME includes additional matrix and vector
instructions to enhance throughput in
navigation, DSP transcendental and other
complex alorithms.
Error detection and correction and parity bit
provided.
Separate high drive external address & data
busses.
10MHz data rate at 40MHz CPU clock
System support functions included:
Arbitrator for use in tightly coupled
multiprocessor design. Bus control provided
to aid in implementation of multi-processor
systems.
MIL-STD-1750A timers A & B, programmable
watch dog timer and programmable bus time-
out function.
Start up ROM support per MIL-STD-1750A.
DMA support for logical and physical memory
addresses.
GENERAL DESCRIPTION
All functions required for a complete MIL-STD-1750A
embedded CPU subsystem are in this single VLSI
microcircuit occupying 1.5 square inches of board space
with less than 1.9 watts of power dissipation at 40 MHz.
Pyramid's P1757M/ME is a complete, single package, 3.6
MIPS subsystem solution to embedded processor
requirements.
The PACE 1757M uses the application-proven PACE
1750A microprocessor, the PACE 1753, and the PACE
1754. The PACE1757ME uses the enhanced PACE
1750AE microprocessor, which has additional instructions
that provide high throughput for transcendental functions,
navigational algorithms, and DSP functions. The PACE
1750AE is an architectural enhancement of the PACE
1750A.
Document #
MICRO-10
REV B
Revised August 2005