欢迎访问ic37.com |
会员登录 免费注册
发布采购

P4C1026-15L32M 参数 Datasheet PDF下载

P4C1026-15L32M图片预览
型号: P4C1026-15L32M
PDF下载: 下载PDF文件 查看货源
内容描述: 超高速256K ×4的静态CMOS RAM [ULTRA HIGH SPEED 256K x 4 STATIC CMOS RAM]
分类和应用:
文件页数/大小: 10 页 / 290 K
品牌: PYRAMID [ PYRAMID SEMICONDUCTOR CORPORATION ]
 浏览型号P4C1026-15L32M的Datasheet PDF文件第1页浏览型号P4C1026-15L32M的Datasheet PDF文件第2页浏览型号P4C1026-15L32M的Datasheet PDF文件第3页浏览型号P4C1026-15L32M的Datasheet PDF文件第5页浏览型号P4C1026-15L32M的Datasheet PDF文件第6页浏览型号P4C1026-15L32M的Datasheet PDF文件第7页浏览型号P4C1026-15L32M的Datasheet PDF文件第8页浏览型号P4C1026-15L32M的Datasheet PDF文件第9页  
P4C1026
AC CHARACTERISTICS—READ CYCLE
(V
CC
= 5V ± 10%, All Temperature Ranges)
(2)
Sym.
t
RC
t
AA
t
AC
t
OH
t
LZ
t
HZ
t
PU
t
PD
Parameter
Read Cycle Time
Address Access Time
Chip Enable Access Time
Output Hold from Address Change
Chip Enable to Output in Low Z
Chip Disable to Output in High Z
Chip Enable to Power Up Time
Chip Disable to Power Down Time
-15
Min
15
15
15
2
2
8
0
15
0
2
3
Max
20
-20
Min Max
20
20
2
3
9
0
20
Min
25
-25
Max
25
25
2
3
10
0
25
Min
35
-35
Max
35
35
Unit
ns
ns
ns
ns
ns
ns
ns
ns
11
35
TIMING WAVEFORM OF READ CYCLE NO. 1 (OE CONTROLLED)
(5)
OE
TIMING WAVEFORM OF READ CYCLE NO. 2 (ADDRESS CONTROLLED)
(5,6)
Notes:
1. Stresses greater than those listed under MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only
and functional operation of the device at these or any other conditions
above those indicated in the operational sections of this specification
is not implied. Exposure to MAXIMUM rating conditions for extended
periods may affect reliability.
2. Extended temperature operation guaranteed with 400 linear feet per
minute of air flow.
3. Transient inputs with V
IL
and I
IL
not more negative than –3.0V and
–100mA, respectively, are permissible for pulse widths up to 20 ns.
4. This parameter is sampled and not 100% tested.
5.
WE
is HIGH for READ cycle.
6.
CE
is LOW and
OE
is LOW for READ cycle.
7. ADDRESS must be valid prior to, or coincident with
CE
transition LOW.
8. Transition is measured ± 200 mV from steady state voltage prior to
change, with loading as specified in Figure 1. This parameter is
sampled and not 100% tested.
9. Read Cycle Time is measured from the last valid address to the first
transitioning address.
Document #
SRAM127
REV E
Page 4 of 10