欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYI18T256400BF-5 参数 Datasheet PDF下载

HYI18T256400BF-5图片预览
型号: HYI18T256400BF-5
PDF下载: 下载PDF文件 查看货源
内容描述: 256兆位双数据速率 - 双SDRAM的 [256-Mbit Double-Data-Rate-Two SDRAM]
分类和应用: 动态存储器
文件页数/大小: 71 页 / 4102 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYI18T256400BF-5的Datasheet PDF文件第1页浏览型号HYI18T256400BF-5的Datasheet PDF文件第2页浏览型号HYI18T256400BF-5的Datasheet PDF文件第3页浏览型号HYI18T256400BF-5的Datasheet PDF文件第4页浏览型号HYI18T256400BF-5的Datasheet PDF文件第6页浏览型号HYI18T256400BF-5的Datasheet PDF文件第7页浏览型号HYI18T256400BF-5的Datasheet PDF文件第8页浏览型号HYI18T256400BF-5的Datasheet PDF文件第9页  
Internet Data Sheet
HY[B/I]18T256[40/80/16]0B[C/F](L)
256-Mbit Double-Data-Rate-Two SDRAM
1.2
Description
All of the control and address inputs are synchronized with a
pair of externally supplied differential clocks. Inputs are
latched at the cross point of differential clocks (CK rising and
CK falling). All I/Os are synchronized with a single ended
DQS or differential DQS-DQS pair in a source synchronous
fashion.
A is used to convey row, column and bank address
information in a RAS-CAS multiplexing style.
The DDR2 device operates with a 1.8 V
±
0.1 V power
supply. An Auto-Refresh and Self-Refresh mode is provided
along with various power-saving power-down modes.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode of
operation.
The DDR2 SDRAM is available in P(G)-TFBGA-60 and P(G)-
TFBGA-84 packages.
The 256-Mbit Double-Data-Rate-Two SDRAM is a high-
speed CMOS Synchronous DRAM device containing
268,435,456 bits and internally configured as a quad-bank
DRAM. The device is organized as either 16 Mbit
×
4 I/O
×
4 banks, 8 Mbit
×
8 I/O
×
4 banks or 4 Mbit
×16
I/O
×
4 banks
chip. These synchronous devices achieve high speed
transfer rates starting at 400 Mb/sec/pin for general
applications. See
for performance figures.
The device is designed to comply with all DDR2 DRAM key
features:
• Posted CAS with additive latency,
• Write latency = read latency - 1,
• Normal and weak strength data-output driver,
• Off-Chip Driver (OCD) impedance adjustment
• On-Die Termination (ODT) function.
Rev. 1.11, 2007-07
11172006-LBIU-F1TN
5