欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYS64T256020HU-3-A 参数 Datasheet PDF下载

HYS64T256020HU-3-A图片预览
型号: HYS64T256020HU-3-A
PDF下载: 下载PDF文件 查看货源
内容描述: 240针无缓冲DDR2 SDRAM模组 [240-Pin Unbuffered DDR2 SDRAM Modules]
分类和应用: 存储内存集成电路光电二极管动态存储器双倍数据速率
文件页数/大小: 61 页 / 3202 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYS64T256020HU-3-A的Datasheet PDF文件第22页浏览型号HYS64T256020HU-3-A的Datasheet PDF文件第23页浏览型号HYS64T256020HU-3-A的Datasheet PDF文件第24页浏览型号HYS64T256020HU-3-A的Datasheet PDF文件第25页浏览型号HYS64T256020HU-3-A的Datasheet PDF文件第27页浏览型号HYS64T256020HU-3-A的Datasheet PDF文件第28页浏览型号HYS64T256020HU-3-A的Datasheet PDF文件第29页浏览型号HYS64T256020HU-3-A的Datasheet PDF文件第30页  
Internet Data Sheet  
HYS[64/72]T256xxxHU–[3/…/5]–A  
Unbuffered DDR2 SDRAM Modules  
TABLE 18  
Timing Parameter by Speed Grade - DDR2–533  
Parameter  
Symbol  
DDR2–533  
Unit  
Note1)2)3)4)5)  
6)7)  
Min.  
Max.  
DQ output access time from CK / CK  
CAS A to CAS B command period  
CK, CK high-level width  
tAC  
–500  
2
+500  
ps  
tCCD  
tCH  
tCKE  
tCL  
tCK  
tCK  
tCK  
tCK  
tCK  
0.45  
3
0.55  
CKE minimum high and low pulse width  
CK, CK low-level width  
0.45  
WR + tRP  
0.55  
8)18)  
9)  
Auto-Precharge write recovery + precharge  
time  
tDAL  
Minimum time clocks remain ON after CKE  
asynchronously drops LOW  
tDELAY  
tIS + tCK + tIH  
225  
––  
––  
ns  
ps  
ps  
10)  
11)  
DQ and DM input hold time (differential data  
strobe)  
t
t
DH(base)  
DQ and DM input hold time (single ended data  
strobe)  
DH1(base)  
–25  
DQ and DM input pulse width (each input)  
DQS output access time from CK / CK  
tDIPW  
0.35  
–450  
0.35  
tCK  
ps  
tCK  
ps  
tDQSCK  
+450  
DQS input low (high) pulse width (write cycle) tDQSL,H  
11)  
DQS-DQ skew (for DQS & associated DQ  
signals)  
tDQSQ  
300  
Write command to 1st DQS latching transition tDQSS  
– 0.25  
100  
+ 0.25  
tCK  
11)  
11)  
DQ and DM input setup time (differential data  
strobe)  
t
DS(base)  
ps  
DQ and DM input setup time (single ended data tDS1(base)  
strobe)  
–25  
0.2  
ps  
DQS falling edge hold time from CK (write  
cycle)  
tDSH  
tCK  
DQS falling edge to CK setup time (write cycle) tDSS  
0.2  
tCK  
ns  
ns  
Four Activate Window period  
tFAW  
37.5  
13)  
12)  
13)  
11)  
50  
Clock half period  
tHP  
MIN. (tCL, tCH)  
Data-out high-impedance time from CK / CK  
Address and control input hold time  
tHZ  
tAC.MAX  
ps  
ps  
tCK  
tIH(base)  
tIPW  
375  
0.6  
Address and control input pulse width  
(each input)  
11)  
14)  
14)  
Address and control input setup time  
DQ low-impedance time from CK / CK  
DQS low-impedance from CK / CK  
Mode register set command cycle time  
OCD drive mode output delay  
tIS(base)  
tLZ(DQ)  
tLZ(DQS)  
tMRD  
250  
ps  
ps  
ps  
tCK  
ns  
2 × tAC.MIN  
tAC.MAX  
tAC.MAX  
tAC.MIN  
2
0
tOIT  
12  
Data output hold time from DQS  
tQH  
t
HP tQHS  
Rev. 1.32, 2006-09  
26  
03062006-5RK8-1X8J