欢迎访问ic37.com |
会员登录 免费注册
发布采购

FM25VN10-G 参数 Datasheet PDF下载

FM25VN10-G图片预览
型号: FM25VN10-G
PDF下载: 下载PDF文件 查看货源
内容描述: 1Mb的串行3V F-RAM存储器 [1Mb Serial 3V F-RAM Memory]
分类和应用: 存储内存集成电路静态存储器光电二极管
文件页数/大小: 16 页 / 328 K
品牌: RAMTRON [ RAMTRON INTERNATIONAL CORPORATION ]
 浏览型号FM25VN10-G的Datasheet PDF文件第2页浏览型号FM25VN10-G的Datasheet PDF文件第3页浏览型号FM25VN10-G的Datasheet PDF文件第4页浏览型号FM25VN10-G的Datasheet PDF文件第5页浏览型号FM25VN10-G的Datasheet PDF文件第7页浏览型号FM25VN10-G的Datasheet PDF文件第8页浏览型号FM25VN10-G的Datasheet PDF文件第9页浏览型号FM25VN10-G的Datasheet PDF文件第10页  
FM25V10 - 1Mb SPI FRAM
WRSR – Write Status Register
The WRSR command allows the user to select
certain write protection features by writing a byte to
the Status Register. Prior to issuing a WRSR
command, the /W pin must be high or inactive. Prior
S
C
to sending the WRSR command, the user must send
a WREN command to enable writes. Note that
executing a WRSR command is a write operation
and therefore clears the Write Enable Latch. The bus
configuration of RDSR and WRSR are shown
below.
D
Q
Figure 7. RDSR Bus Configuration
S
C
D
Q
Figure 8. WRSR Bus Configuration
Status Register & Write Protection
The write protection features of the FM25V10 are
multi-tiered. Taking the /W pin to a logic low state is
the hardware write-protect function. Status Register
write operations are blocked when /W is low. To
write the memory with /W high, a WREN op-code
must first be issued. Assuming that writes are enabled
using WREN and by /W, writes to memory are
controlled by the Status Register. As described
above, writes to the Status Register are performed
using the WRSR command and subject to the /W pin.
The Status Register is organized as follows.
Table 2. Status Register
Bit
Name
7
WPEN
6
1
5
0
4
0
3
BP1
2
BP0
1
WEL
0
0
no effect on its state. This bit is internally set and
cleared via the WREN and WRDI commands,
respectively.
BP1 and BP0 are memory block write protection bits.
They specify portions of memory that are write-
protected as shown in the following table.
Table 3. Block Memory Write Protection
BP1
BP0 Protected Address Range
0
0
None
0
1
18000h to 1FFFFh (upper ¼)
1
0
10000h to 1FFFFh (upper �½)
1
1
00000h to 1FFFFh (all)
The BP1 and BP0 bits and the Write Enable Latch
are the only mechanisms that protect the memory
from writes. The remaining write protection features
protect inadvertent changes to the block protect bits.
The WPEN bit controls the effect of the hardware /W
pin. When WPEN is low, the /W pin is ignored.
When WPEN is high, the /W pin controls write
access to the Status Register. Thus the Status Register
is write protected if WPEN=1 and /W=0.
This scheme provides a write protection mechanism,
which can prevent software from writing the memory
Page 6 of 16
Bits 0, 4, 5 are fixed at 0 and bit 6 is fixed at 1, and
none of these bits can be modified. Note that bit 0
(“Ready” in Serial Flash) is unnecessary as the F-
RAM writes in real-time and is never busy, so it
reads out as a ‘0’. There is an exception to this when
the device is waking up from Sleep Mode, which is
described on the following page. The BP1 and BP0
control software write protection features. They are
nonvolatile (shaded yellow). The WEL flag indicates
the state of the Write Enable Latch. Attempting to
directly write the WEL bit in the Status Register has
Rev. 2.0
May 2010