欢迎访问ic37.com |
会员登录 免费注册
发布采购

FM32L274-G 参数 Datasheet PDF下载

FM32L274-G图片预览
型号: FM32L274-G
PDF下载: 下载PDF文件 查看货源
内容描述: 3V集成处理器伴侣与记忆 [3V Integrated Processor Companion with Memory]
分类和应用:
文件页数/大小: 21 页 / 275 K
品牌: RAMTRON [ RAMTRON INTERNATIONAL CORPORATION ]
 浏览型号FM32L274-G的Datasheet PDF文件第5页浏览型号FM32L274-G的Datasheet PDF文件第6页浏览型号FM32L274-G的Datasheet PDF文件第7页浏览型号FM32L274-G的Datasheet PDF文件第8页浏览型号FM32L274-G的Datasheet PDF文件第10页浏览型号FM32L274-G的Datasheet PDF文件第11页浏览型号FM32L274-G的Datasheet PDF文件第12页浏览型号FM32L274-G的Datasheet PDF文件第13页  
FM32L278/L276/L274/L272 - 3V I2C Companion
0Ch
Event Counter Control
D7
-
D6
-
D5
-
D4
-
D3
RC
D2
CC
D1
C2P
D0
C1P
RC
CC
C2P
C1P
Read Counter. Setting this bit to 1 takes a snapshot of the four counters bytes allowing the system to read the
values without missing count events. The RC bit will be automatically cleared.
Counter Cascade. When CC=0, the event counters operate independently according to the edge programmed by
C1P and C2P respectively. When CC=1, the counters are cascaded to create one 32-bit counter. The registers of
Counter 2 represent the most significant 16-bits of the counter and CNT1 is the controlling input. Bit C2P is
“don’t care” when CC=1. Battery-backed, read/write.
CNT2 detects falling edges when C2P = 0, rising edges when C2P = 1. C2P is “don’t care” when CC=1. The value
of Event Counter 2 may inadvertently increment if C2P is changed. Battery-backed, read/write.
CNT1 detects falling edges when C1P = 0, rising edges when C1P = 1. The value of Event Counter 1 may
inadvertently increment if C1P is changed. Battery-backed, read/write.
0Bh
Companion Control
D7
SNL
D6
-
D5
FC
D4
WP1
D3
WP0
D2
VBC
D1
-
D0
VTP
SNL
FC
WP1-0
Serial Number Lock. Setting to a 1 makes registers 11h to 18h and SNL permanently read-only.
SNL cannot be
cleared once set to 1.
Nonvolatile, read/write.
Fast Charge: Setting FC to ‘1’ (and VBC=1) causes a ~1 mA trickle charge current to be supplied on V
BAK
.
Clearing VBC to ‘0’ disables the charge current. Nonvolatile, read/write.
Write Protect. These bits control the write protection of the memory array. Nonvolatile, read/write.
Write protect addresses
None
Bottom 1/4
Bottom 1/2
Full array
VBC
VTP1-0
WP1
0
0
1
1
WP0
0
1
0
1
VBAK Charger Control. Setting VBC to ‘1’ (and FC=0) causes a ~80 µA (1 mA if FC=1) trickle charge current to
be supplied on V
BAK
. Clearing VBC to ‘0’ disables the charge current. Nonvolatile, read/write.
VTP select. This bit controls the reset trip point for the low VDD reset function. Nonvolatile, read/write.
0Ah
Trip Voltage
2.6V
2.9V
Watchdog Control
D7
WDE
VTP
0
1
D5
-
D6
-
D4
WDT4
D3
WDT3
D2
WDT2
D1
WDT1
D0
WDT0
WDE
WDT4-0
Watchdog Enable. When WDE=1, a watchdog timer fault will cause the /RST signal to go active. When WDE = 0
the timer runs but has no effect on /RST, however the WTR flag will be set when a fault occurs. Note as the timer
is free-running, users should restart the timer using WR3-0 prior to setting WDE=1. This assures a full watchdog
timeout interval occurs. Nonvolatile, read/write.
Watchdog Timeout. Indicates the minimum watchdog timeout interval with 100 ms resolution. New watchdog
timeouts are loaded when the timer is restarted by writing the 1010b pattern to WR3-0. Nonvolatile, read/write.
Watchdog timeout
Invalid – default 100 ms
100 ms
200 ms
300 ms
.
.
.
2000 ms
2100 ms
2200 ms
.
.
.
2900 ms
3000 ms
Disable counter
Rev. 3.0
Feb. 2009
WDT4 WDT3 WDT2 WDT1 WDT0
0
0
0
0
0
0
0
0
0
1
0
0
0
1
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
1
1
1
1
1
1
1
1
1
0
0
1
0
1
1
0
1
0
1
0
1
Page 9 of 21