欢迎访问ic37.com |
会员登录 免费注册
发布采购

K6X1008C2D-BF70 参数 Datasheet PDF下载

K6X1008C2D-BF70图片预览
型号: K6X1008C2D-BF70
PDF下载: 下载PDF文件 查看货源
内容描述: 128Kx8位低功耗CMOS静态RAM [128Kx8 bit Low Power CMOS Static RAM]
分类和应用: 存储内存集成电路静态存储器光电二极管
文件页数/大小: 10 页 / 179 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号K6X1008C2D-BF70的Datasheet PDF文件第2页浏览型号K6X1008C2D-BF70的Datasheet PDF文件第3页浏览型号K6X1008C2D-BF70的Datasheet PDF文件第4页浏览型号K6X1008C2D-BF70的Datasheet PDF文件第5页浏览型号K6X1008C2D-BF70的Datasheet PDF文件第6页浏览型号K6X1008C2D-BF70的Datasheet PDF文件第7页浏览型号K6X1008C2D-BF70的Datasheet PDF文件第9页浏览型号K6X1008C2D-BF70的Datasheet PDF文件第10页  
K6X1008C2D Family  
CMOS SRAM  
TIMING WAVEFORM OF WRITE CYCLE(3) (CS2 Controlled)  
tWC  
Address  
CS1  
tAS(3)  
tCW(2)  
tWR(4)  
tAW  
CS2  
tCW(2)  
tWP(1)  
WE  
tDH  
tDW  
Data Valid  
Data in  
High-Z  
High-Z  
Data out  
NOTES (WRITE CYCLE)  
1. A write occurs during the overlap of a low CS1, a high CS2 and a low WE. A write begins at the latest transition among CS1 goes low,  
CS2 going high and WE going low: A write end at the earliest transition among CS1 going high, CS2 going low and WE going high,  
tWP is measured from the begining of write to the end of write.  
2. tCW is measured from the CS1 going low or CS2 going high to the end of write.  
3. tAS is measured from the address valid to the beginning of write.  
4. tWR is measured from the end of write to the address change. tWR applied in case a write ends as CS1 or WE going high tWR2 applied  
in case a write ends as CS2 going to low.  
DATA RETENTION WAVE FORM  
CS1 controlled  
Data Retention Mode  
tSDR  
tRDR  
VCC  
4.5V  
2.2V  
VDR  
CS³ VCC - 0.2V  
CS1  
GND  
CS2 controlled  
Data Retention Mode  
VCC  
4.5V  
CS2  
tSDR  
tRDR  
VDR  
CS2£0.2V  
0.4V  
GND  
8
Revision 1.0  
September 2003