欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F345 参数 Datasheet PDF下载

C8051F345图片预览
型号: C8051F345
PDF下载: 下载PDF文件 查看货源
内容描述: 全速USB闪存单片机系列 [Full Speed USB Flash MCU Family]
分类和应用: 闪存
文件页数/大小: 288 页 / 3090 K
品牌: SILABS [ SILICON LABORATORIES ]
 浏览型号C8051F345的Datasheet PDF文件第193页浏览型号C8051F345的Datasheet PDF文件第194页浏览型号C8051F345的Datasheet PDF文件第195页浏览型号C8051F345的Datasheet PDF文件第196页浏览型号C8051F345的Datasheet PDF文件第198页浏览型号C8051F345的Datasheet PDF文件第199页浏览型号C8051F345的Datasheet PDF文件第200页浏览型号C8051F345的Datasheet PDF文件第201页  
C8051F340/1/2/3/4/5/6/7
17. SMBus
The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System
Management Bus Specification, version 1.1, and compatible with the I2C serial bus. Reads and writes to
the interface by the system controller are byte oriented with the SMBus interface autonomously controlling
the serial transfer of the data. Data can be transferred at up to 1/10th of the system clock as a master or
slave (this can be faster than allowed by the SMBus specification, depending on the system clock used). A
method of extending the clock-low duration is available to accommodate devices with different speed
capabilities on the same bus.
The SMBus interface may operate as a master and/or slave, and may function on a bus with multiple mas-
ters. The SMBus provides control of SDA (serial data), SCL (serial clock) generation and synchronization,
arbitration logic, and START/STOP control and generation. Three SFRs are associated with the SMBus:
SMB0CF configures the SMBus; SMB0CN controls the status of the SMBus; and SMB0DAT is the data
register, used for both transmitting and receiving SMBus data and slave addresses.
SMB0CN
MT S S A A A S
A X T T CRC I
SMAOK B K
T O
R L
E D
QO
R E
S
T
SMB0CF
E I B E S S S S
N N U XMMMM
S HS T B B B B
M Y H T F CC
B
OO T S S
L E E 1 0
D
00
01
10
11
SMBUS CONTROL LOGIC
Interrupt
Request
Arbitration
SCL Synchronization
SCL Generation (Master Mode)
SDA Control
Data Path
IRQ Generation
Control
T0 Overflow
T1 Overflow
TMR2H Overflow
TMR2L Overflow
SCL
FILTER
SCL
Control
SDA
Control
N
C
R
O
S
S
B
A
R
SDA
Port I/O
SMB0DAT
7 6 5 4 3 2 1 0
FILTER
N
Figure 17.1. SMBus Block Diagram
Rev. 1.0
197