Si1000/1/2/3/4/5
SFR Definition 12.5. EIE2: Extended Interrupt Enable 2
Bit
Name
Type
Reset
R/W
0
R/W
0
R/W
0
R/W
0
7
6
5
4
3
ESPI1
R/W
0
2
ERTC0F
R/W
0
1
EMAT
R/W
0
0
EWARN
R/W
0
SFR Page = All Pages;SFR Address = 0xE7
Bit
Name
7:4
3
Unused
Read = 0000b. Write = Don’t care.
ESPI1
Function
Enable Serial Peripheral Interface (SPI1) Interrupt.
This bit sets the masking of the SPI1 interrupts.
0: Disable all SPI1 interrupts.
1: Enable interrupt requests generated by SPI1.
2
ERTC0F
Enable SmaRTClock Oscillator Fail Interrupt.
This bit sets the masking of the SmaRTClock Alarm interrupt.
0: Disable SmaRTClock Alarm interrupts.
1: Enable interrupt requests generated by SmaRTClock Alarm.
EMAT
Enable Port Match Interrupts.
This bit sets the masking of the Port Match Event interrupt.
0: Disable all Port Match interrupts.
1: Enable interrupt requests generated by a Port Match.
1
0
EWARN
Enable VDD_MCU Supply Monitor Early Warning Interrupt.
This bit sets the masking of the VDD_MCU Supply Monitor Early Warning interrupt.
0: Disable the VDD_MCU Supply Monitor Early Warning interrupt.
1: Enable interrupt requests generated by VDD_MCU Supply Monitor.
Rev. 1.0
137