欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1002-C-GM 参数 Datasheet PDF下载

SI1002-C-GM图片预览
型号: SI1002-C-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 64/32 KB , 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 64/32 kB, 10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用:
文件页数/大小: 376 页 / 2369 K
品牌: SILABS [ SILICON LABORATORIES ]
 浏览型号SI1002-C-GM的Datasheet PDF文件第230页浏览型号SI1002-C-GM的Datasheet PDF文件第231页浏览型号SI1002-C-GM的Datasheet PDF文件第232页浏览型号SI1002-C-GM的Datasheet PDF文件第233页浏览型号SI1002-C-GM的Datasheet PDF文件第235页浏览型号SI1002-C-GM的Datasheet PDF文件第236页浏览型号SI1002-C-GM的Datasheet PDF文件第237页浏览型号SI1002-C-GM的Datasheet PDF文件第238页  
Si1000/1/2/3/4/5
SFR Definition 22.1. SPI1CFG: SPI Configuration
Bit
Name
Type
Reset
7
SPIBSY
R
0
6
MSTEN
R/W
0
5
CKPHA
R/W
0
4
CKPOL
R/W
0
R
0
R
1
R
1
R
1
3
2
1
0
SFR Page = 0x0; SFR Address = 0x84
Bit
Name
7
6
SPIBSY
MSTEN
SPI Busy.
Function
This bit is set to logic 1 when a SPI transfer is in progress.
Master Mode Enable.
When set to ‘1’, enables master mode. This bit must be set to 1 to communicate
with the EZRadioPRO peripheral.
5
CKPHA
SPI Clock Phase.
0: Data centered on first edge of SCK period.
*
1: Data centered on second edge of SCK period.
*
4
CKPOL
SPI Clock Polarity.
0: SCK line low in idle state.
1: SCK line high in idle state.
3:0
Reserved.
Read = 0000, Write = don’t care.
Note:
In master mode, data on MISO is sampled one SYSCLK before the end of each data bit, to provide maximum
settling time for the slave device. See Table 22.2 for timing parameters.
234
Rev. 1.0