欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1002-C-GM 参数 Datasheet PDF下载

SI1002-C-GM图片预览
型号: SI1002-C-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 64/32 KB , 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 64/32 kB, 10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用:
文件页数/大小: 376 页 / 2369 K
品牌: SILABS [ SILICON LABORATORIES ]
 浏览型号SI1002-C-GM的Datasheet PDF文件第297页浏览型号SI1002-C-GM的Datasheet PDF文件第298页浏览型号SI1002-C-GM的Datasheet PDF文件第299页浏览型号SI1002-C-GM的Datasheet PDF文件第300页浏览型号SI1002-C-GM的Datasheet PDF文件第302页浏览型号SI1002-C-GM的Datasheet PDF文件第303页浏览型号SI1002-C-GM的Datasheet PDF文件第304页浏览型号SI1002-C-GM的Datasheet PDF文件第305页  
Si1000/1/2/3/4/5
24.4.5. Data Register
The SMBus Data register SMB0DAT holds a byte of serial data to be transmitted or one that has just been
received. Software may safely read or write to the data register when the SI flag is set. Software should not
attempt to access the SMB0DAT register when the SMBus is enabled and the SI flag is cleared to logic 0,
as the interface may be in the process of shifting a byte of data into or out of the register.
Data in SMB0DAT is always shifted out MSB first. After a byte has been received, the first bit of received
data is located at the MSB of SMB0DAT. While data is being shifted out, data on the bus is simultaneously
being shifted in. SMB0DAT always contains the last data byte present on the bus. In the event of lost arbi-
tration, the transition from master transmitter to slave receiver is made with the correct data or address in
SMB0DAT.
SFR Definition 24.5. SMB0DAT: SMBus Data
Bit
Name
Type
Reset
0
0
0
0
7
6
5
4
3
2
1
0
SMB0DAT[7:0]
R/W
0
0
0
0
SFR Page = 0x0; SFR Address = 0xC2
Bit
Name
7
:
0 SMB0DAT[7:0]
SMBus Data.
Function
The SMB0DAT register contains a byte of data to be transmitted on the SMBus
serial interface or a byte that has just been received on the SMBus serial interface.
The CPU can read from or write to this register whenever the SI serial interrupt flag
(SMB0CN.0) is set to logic 1. The serial data in the register remains stable as long
as the SI flag is set. When the SI flag is not set, the system may be in the process
of shifting data in/out and the CPU should not attempt to access this register.
Rev. 1.0
301