欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI5325C-B-GM 参数 Datasheet PDF下载

SI5325C-B-GM图片预览
型号: SI5325C-B-GM
PDF下载: 下载PDF文件 查看货源
内容描述: UP-可编程精密时钟乘法器 [UP-PROGRAMMABLE PRECISION CLOCK MULTIPLIER]
分类和应用: 时钟
文件页数/大小: 14 页 / 228 K
品牌: SILABS [ SILICON LABORATORIES ]
 浏览型号SI5325C-B-GM的Datasheet PDF文件第2页浏览型号SI5325C-B-GM的Datasheet PDF文件第3页浏览型号SI5325C-B-GM的Datasheet PDF文件第4页浏览型号SI5325C-B-GM的Datasheet PDF文件第5页浏览型号SI5325C-B-GM的Datasheet PDF文件第6页浏览型号SI5325C-B-GM的Datasheet PDF文件第7页浏览型号SI5325C-B-GM的Datasheet PDF文件第8页浏览型号SI5325C-B-GM的Datasheet PDF文件第9页  
Si5325
P
R E L I M I N A R Y
D
A TA
S
H E E T
µP-P
R O G R A M M A B L E
P
R E C I S I O N
C
L O C K
M
U L T I P L I E R
Description
The Si5325 is a low jitter, precision clock multiplier for
applications requiring clock multiplication without jitter
attenuation. The Si5325 accepts dual clock inputs ranging
from 10 to 710 MHz and generates two clock outputs ranging
from 10 to 945 MHz and select frequencies to 1.4 GHz. The
two outputs are divided down separately from a common
source. The device provides virtually any frequency
translation combination across this operating range. The
Si5325 input clock frequency and clock multiplication ratio
are programmable through an I
2
C or SPI interface. The
Si5325 is based on Silicon Laboratories' 3rd-generation
DSPLL
®
technology, which provides any-rate frequency
synthesis in a highly integrated PLL solution that eliminates
the need for external VCXO and loop filter components. The
DSPLL loop bandwidth is digitally programmable, providing
jitter performance optimization at the application level.
Operating from a single 1.8, 2.5, or 3.3 V supply, the Si5325
is ideal for providing clock multiplication in high performance
timing applications
.
Features
Generates any frequency from 10 to 945 MHz and
select frequencies to 1.4 GHz from an input
frequency of 10 to 710 MHz
Low jitter clock outputs w/jitter generation as low as
0.6 ps rms (30 kHz–1.3 MHz)
Integrated loop filter with selectable loop bandwidth
(150 kHz to 2 MHz)
Dual clock inputs w/manual or automatically
controlled hitless switching
Dual clock outputs with selectable signal format
(LVPECL, LVDS, CML, CMOS)
Support for ITU G.709 and custom FEC ratios
(255/238, 255/237, 255/236)
LOS, FOS alarm outputs
Digitally-controlled output phase adjust
I
2
C or SPI programmable
On-chip voltage regulator for 1.8, 2.5, or 3.3 V
±10% operation
Small size: 6 x 6 mm 36-lead QFN
Pb-free, ROHS compliant
Applications
SONET/SDH OC-48/OC-192 line cards
GbE/10GbE, 1/2/4/8/10GFC line cards
ITU G.709 and custom FEC line cards
Optical modules
Wireless basestations
Data converter clocking
xDSL
SONET/SDH + PDH clock synthesis
Test and measurement
CKIN1
÷ N31
÷ NC1
CKOUT1
®
CKIN2
÷ N32
DSPLL
÷ NC2
÷ N2
CKOUT2
Alarms
Signal Detect
Control
VDD (1.8, 2.5, or 3.3 V)
GND
I
2
C/SPI Port
Device Interrupt
Clock Select
Preliminary Rev. 0.26 7/07
Copyright © 2007 by Silicon Laboratories
Si5325
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.