欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI5368 参数 Datasheet PDF下载

SI5368图片预览
型号: SI5368
PDF下载: 下载PDF文件 查看货源
内容描述: ANY- Rate精密时钟乘法器/抖动衰减器 [ANY-RATE PRECISION CLOCK MULTIPLIER/JITTER ATTENUATOR]
分类和应用: 衰减器时钟
文件页数/大小: 18 页 / 714 K
品牌: SILABS [ SILICON LABORATORIES ]
 浏览型号SI5368的Datasheet PDF文件第2页浏览型号SI5368的Datasheet PDF文件第3页浏览型号SI5368的Datasheet PDF文件第4页浏览型号SI5368的Datasheet PDF文件第5页浏览型号SI5368的Datasheet PDF文件第6页浏览型号SI5368的Datasheet PDF文件第7页浏览型号SI5368的Datasheet PDF文件第8页浏览型号SI5368的Datasheet PDF文件第9页  
Si5368
P
R E L I M I N A R Y
D
A TA
S
H E E T
A
N Y
-R
A T E
P
R E C I S I O N
C
L O C K
M
U L T I P L I E R
/J
I T T E R
A
T T E N U A T O R
Description
The Si5368 is a jitter-attenuating precision clock multiplier for
applications requiring sub 1 ps rms jitter performance. The
Si5368 accepts four clock inputs ranging from 2 kHz to
710 MHz and generates five independent, synchronous clock
outputs ranging from 2 kHz to 945 MHz and select
frequencies to 1.4 GHz. The device provides virtually any
frequency translation combination across this operating
range. The outputs are divided down separately from a
common source. The Si5368 input clock frequency and clock
multiplication ratio are programmable through an I
2
C or SPI
interface. The Si5368 is based on Silicon Laboratories' 3rd-
generation DSPLL
®
technology, which provides any-rate
frequency synthesis and jitter attenuation in a highly
integrated PLL solution that eliminates the need for external
VCXO and loop filter components. The DSPLL loop
bandwidth is digitally programmable, providing jitter
performance optimization at the application level. Operating
from a single 1.8 or 2.5 V supply, the Si5368 is ideal for
providing clock multiplication and jitter attenuation in high
performance timing applications.
Features
Generates any frequency from 2 kHz to 945 MHz
and select frequencies to 1.4 GHz from an input
frequency of 2 kHz to 710 MHz
Ultra-low jitter clock outputs w/jitter generation as
low as 0.3 ps rms (50 kHz–80 MHz)
Integrated loop filter with selectable loop bandwidth
(60 Hz to 8.4 kHz)
Meets OC-192 GR-253-CORE jitter specifications
Four clock inputs w/manual or automatically
controlled hitless switching
Five clock outputs with selectable signal format
(LVPECL, LVDS, CML, CMOS)
SONET frame sync switching and regeneration
Support for ITU G.709 and custom FEC ratios
(255/238, 255/237, 255/236)
LOL, LOS, FOS alarm outputs
Digitally-controlled output phase adjust
I
2
C or SPI programmable settings
On-chip voltage regulator for 1.8 or 2.5 V ±10%
operation
Small size: 14 x 14 mm 100-pin TQFP
Pb-free, RoHS compliant
Applications
SONET/SDH OC-48/OC-192 line cards
GbE/10GbE, 1/2/4/8/10GFC line cards
ITU G.709 and custom FEC line cards
Wireless basestations
Data converter clocking
xDSL
SONET/SDH + PDH clock synthesis
Test and measurement
Xtal or Refclock
CKIN1
CKIN2
CKIN3
CKIN4
÷ N31
÷ N32
÷ N33
÷ N34
÷ N2
÷ NC3
CKOUT3
÷ NC1
CKOUT1
DSPLL
®
÷ NC2
CKOUT2
I
2
C/SPI Port
Rate Select
Clock Select
Latency Control
FSYNC Realignment
Device Interrupt
LOL/LOS/FOS Alarms
Control
Output Clock 2
Input Clock 3
Input Clock 4
÷ NFS
CKOUT5/FS_OUT
VDD (1.8 or 2.5 V)
GND
÷ NC4
CKOUT4
Preliminary Rev. 0.3 3/07
Copyright © 2007 by Silicon Laboratories
Si5368
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.