欢迎访问ic37.com |
会员登录 免费注册
发布采购

STK10C68-L55I 参数 Datasheet PDF下载

STK10C68-L55I图片预览
型号: STK10C68-L55I
PDF下载: 下载PDF文件 查看货源
内容描述: 8K ×8的nvSRAM QuantumTrap⑩ CMOS非易失性静态RAM [8K x 8 nvSRAM QuantumTrap⑩ CMOS Nonvolatile Static RAM]
分类和应用: 静态存储器
文件页数/大小: 12 页 / 471 K
品牌: SIMTEK [ SIMTEK CORPORATION ]
 浏览型号STK10C68-L55I的Datasheet PDF文件第1页浏览型号STK10C68-L55I的Datasheet PDF文件第2页浏览型号STK10C68-L55I的Datasheet PDF文件第3页浏览型号STK10C68-L55I的Datasheet PDF文件第5页浏览型号STK10C68-L55I的Datasheet PDF文件第6页浏览型号STK10C68-L55I的Datasheet PDF文件第7页浏览型号STK10C68-L55I的Datasheet PDF文件第8页浏览型号STK10C68-L55I的Datasheet PDF文件第9页  
STK10C68
SRAM WRITE CYCLES #1 & #2
SYMBOLS
NO.
#1
12
13
14
15
16
17
18
19
20
21
t
AVAV
t
WLWH
t
ELWH
t
DVWH
t
WHDX
t
AVWH
t
AVWL
t
WHAX
t
WLQZ
h, i
t
WHQX
#2
t
AVAV
t
WLEH
t
ELEH
t
DVEH
t
EHDX
t
AVEH
t
AVEL
t
EHAX
Alt.
t
WC
t
WP
t
CW
t
DW
t
DH
t
AW
t
AS
t
WR
t
WZ
t
OW
Write Cycle Time
Write Pulse Width
Chip Enable to End of Write
Data Set-up to End of Write
Data Hold after End of Write
Address Set-up to End of Write
Address Set-up to Start of Write
Address Hold after End of Write
Write Enable to Output Disable
Output Active after End of Write
5
PARAMETER
MIN
25
20
20
10
0
20
0
0
10
5
MAX
MIN
35
25
25
12
0
25
0
0
13
5
MAX
MIN
45
30
30
15
0
30
0
0
14
5
MAX
MIN
55
45
45
30
0
45
0
0
15
MAX
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
STK10C68-25
STK10C68-35
(V
CC
= 5.0V
±
10%)
STK10C68-45
STK10C68-55
UNITS
Note i:
Note j:
If W is low when E goes low, the outputs remain in the high-impedance state.
E or W must be
V
IH
during address transitions. NE
V
IH
.
SRAM WRITE CYCLE #1:
W Controlled
j
t
AVAV
ADDRESS
t
ELWH
E
14
19
12
t
WHAX
t
AVWH
t
AVWL
W
t
WLWH
15
13
18
17
t
DVWH
DATA IN
t
WLQZ
DATA OUT
PREVIOUS DATA
HIGH IMPEDANCE
20
DATA VALID
16
t
WHDX
t
WHQX
21
SRAM WRITE CYCLE #2:
E Controlled
j
t
AVAV
ADDRESS
t
AVEL
E
18
14
19
12
t
ELEH
t
EHAX
t
AVEH
W
t
WLEH
16
13
17
t
DVEH
DATA IN
HIGH IMPEDANCE
DATA VALID
15
t
EHDX
DATA OUT
March 2006
4
Document Control # ML0006 rev 0.2