欢迎访问ic37.com |
会员登录 免费注册
发布采购

UL635H256SK45 参数 Datasheet PDF下载

UL635H256SK45图片预览
型号: UL635H256SK45
PDF下载: 下载PDF文件 查看货源
内容描述: 低电压POWERSTORE 32K ×8 NVSRAM [Low Voltage PowerStore 32K x 8 nvSRAM]
分类和应用: 存储内存集成电路静态存储器光电二极管
文件页数/大小: 14 页 / 188 K
品牌: SIMTEK [ SIMTEK CORPORATION ]
 浏览型号UL635H256SK45的Datasheet PDF文件第2页浏览型号UL635H256SK45的Datasheet PDF文件第3页浏览型号UL635H256SK45的Datasheet PDF文件第4页浏览型号UL635H256SK45的Datasheet PDF文件第5页浏览型号UL635H256SK45的Datasheet PDF文件第6页浏览型号UL635H256SK45的Datasheet PDF文件第7页浏览型号UL635H256SK45的Datasheet PDF文件第8页浏览型号UL635H256SK45的Datasheet PDF文件第9页  
Obsolete - Not Recommended for New Designs
UL635H256
Low Voltage
PowerStore
32K x 8 nvSRAM
Features
Description
The UL635H256 has two separate
modes of operation: SRAM mode
and nonvolatile mode. In SRAM
mode, the memory operates as an
ordinary static RAM. In nonvolatile
operation, data is transferred in
parallel from SRAM to EEPROM or
from EEPROM to SRAM. In this
mode SRAM functions are disab-
led.
The UL635H256 is a fast static
RAM (35 and 45 ns), with a nonvo-
latile electrically erasable PROM
(EEPROM) element incorporated
in each static memory cell. The
SRAM can be read and written an
unlimited number of times, while
independent nonvolatile data resi-
des in EEPROM. Data transfers
from the SRAM to the EEPROM
(the STORE operation) take place
automatically upon power down
using charge stored in system
capacitance. Transfers from the
EEPROM to the SRAM (the
RECALL operation) take place
automatically on powerup.
The UL635H256 combines the
high performance and ease of use
of a fast SRAM with nonvolatile
data integrity.
STORE cycles also may be initia-
ted under user control via a soft-
ware sequence.
Once a STORE cycle is initiated,
further input or output are disabled
until the cycle is completed.
Because a sequence of addresses
is used for STORE initiation, it is
important that no other read or
write accesses intervene in the
sequence or the sequence will be
aborted.
RECALL cycles may also be initia-
ted by a software sequence.
Internally, RECALL is a two step
procedure. First, the SRAM data is
cleared and second, the nonvola-
tile information is transferred into
the SRAM cells.
The RECALL operation in no way
alters the data in the EEPROM
cells. The nonvolatile data can be
recalled an unlimited number of
times.
High-performance CMOS non-
volatile static RAM 32768 x 8 bits
35 and 45 ns Access Times
15 and 20 ns Output Enable
Access Times
I
CC
= 8 mA typ. at 200 ns Cycle
Time
Automatic STORE to EEPROM
on Power Down using system
capacitance
Software initiated STORE
Automatic STORE Timing
10
6
STORE cycles to EEPROM
100 years data retention in
EEPROM
Automatic RECALL on Power Up
Software RECALL Initiation
Unlimited RECALL cycles from
EEPROM
Wide voltage range: 2.7 ... 3.6 V
(3.0 ... 3.6 V for 35 ns type)
Operating temperature range:
0 to 70 °C
-40 to 85 °C
QS 9000 Quality Standard
ESD protection > 2000 V
(MIL STD 883C M3015.7-HBM)
RoHS compliance and Pb- free
Package:SOP28 (330 mil)
Pin Configuration
Pin Description
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
DQ0
DQ1
DQ2
VSS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
SOP
28
27
26
25
24
23
22
21
20
19
18
17
16
15
VCC
W
A13
A8
A9
A11
G
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
G
A11
A9
A8
A13
W
n. c.
VCC
n. c.
A14
A12
A7
A6
A5
A4
A3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
TSOP
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
n.c.
A10
E
DQ7
DQ6
DQ5
DQ4
DQ3
VSS
DQ2
DQ1
DQ0
A0
A1
A2
n.c.
Signal Name
A0 - A14
DQ0 - DQ7
E
G
W
VCC
VSS
Signal Description
Address Inputs
Data In/Out
Chip Enable
Output Enable
Write Enable
Power Supply Voltage
Ground
Top View
Top View
March 31, 2006
STK Control #ML0059
1
Rev 1.0